Semiconductor device
First Claim
1. A semiconductor device comprising:
- a substrate having first and second regions isolated by an element isolation region;
a first element isolation insulating film selectively formed at a first depth in a main surface of said substrate in said first region of said substrate;
a second element isolation insulating film selectively formed at a second depth in said main surface of said substrate in said second region of said substrate;
an impurity introducing region disposed within said substrate only in said first region of said first and second regions of said substrate by performing an ion implantation into said substrate; and
a third element isolation insulating film formed in said element isolation region of said substrate so as to extend from said main surface of said substrate to a point deeper than at least said first and second depths, wherein said third element isolation insulating film is formed deeper than a lifted portion of said impurity introducing region disposed within said substrate by performing said ion implantation.
4 Assignments
0 Petitions
Accused Products
Abstract
Provided is a semiconductor device using an SOI substrate which can suppress a leakage current with the potential of a channel formation region fixed. Specifically, by an FTI (26) an SOI substrate (14) is divided into a PMOS formation region and an NMOS formation region. The FTI (26) extends from the upper surface of a silicon layer (17) to the upper surface of a BOX layer (16). A body contact region (9) is selectively formed in an upper surface of the silicon substrate (14). The body contact region (9) and a channel formation region (4p) are isolated from each other, by a PTI (31). An N+ type channel stopper layer (30) is formed in the portion of the silicon layer (14) which is sandwiched between the bottom surface of the PTI (31) and the upper surface of the BOX layer (16). The body contact region (9) and the channel formation region (4p) are electrically connected to each other, through the channel stopper layer (30).
-
Citations
5 Claims
-
1. A semiconductor device comprising:
-
a substrate having first and second regions isolated by an element isolation region;
a first element isolation insulating film selectively formed at a first depth in a main surface of said substrate in said first region of said substrate;
a second element isolation insulating film selectively formed at a second depth in said main surface of said substrate in said second region of said substrate;
an impurity introducing region disposed within said substrate only in said first region of said first and second regions of said substrate by performing an ion implantation into said substrate; and
a third element isolation insulating film formed in said element isolation region of said substrate so as to extend from said main surface of said substrate to a point deeper than at least said first and second depths, wherein said third element isolation insulating film is formed deeper than a lifted portion of said impurity introducing region disposed within said substrate by performing said ion implantation. - View Dependent Claims (2, 3, 4, 5)
said impurity introducing region is a first well of a first conductivity type, said semiconductor device further comprises in said substrate a second well of a second conductivity type different from said first conductivity type, disposed on said first well across said first and second regions, and said third element isolation insulating film extending from said main surface of said substrate to a point deeper than at least an upper surface of said second well. -
3. The semiconductor device according to claim 2 wherein said first region is a memory cell region, said second region is a peripheral circuit region, and said first well is a bottom well.
-
4. The semiconductor device according to claim 2 wherein said third element isolation insulating film extends from said main surface of said substrate and reaches a bottom surface of said second well.
-
5. The semiconductor device according to claim 4 wherein said first region is a memory cell region, said second region is a peripheral circuit region, and said first well is a bottom well.
-
Specification