Split-gate thin-film storage NVM cell
First Claim
1. A semiconductor device comprising:
- a semiconductor substrate having a major surface;
a drain formed in the substrate;
a source formed in the substrate, the drain and the source defining a channel therebetween;
a charge-storage gate dielectric disposed on the major surface over at least a first portion of the channel;
a select gate dielectric disposed on the major surface over at least a second portion of the channel so that the charge-storage gate dielectric and the select gate dielectric are contiguous; and
a gate conductor disposed over both the select gate dielectric and the charge-storage gate dielectric.
22 Assignments
0 Petitions
Accused Products
Abstract
A semiconductor nonvolatile memory cell (30) comprising a split-gate FET device having a charge-storage transistor (38) in series with a select transistor (39). A multilayered charge-storage gate dielectric (35) extends over at least a portion of the source (32) and a first portion (341) of the channel of the FET. A select gate dielectric (36), contiguous to the charge-storage gate dielectric, extends over at least a portion of the drain (33) and a second portion (342) of the channel. A monolithic gate conductor (37) overlies both the charge-storage gate dielectric and the select gate dielectric. In an embodiment, the charge-storage gate dielectric is an ONO stack that incorporates a thin-film nitride charge-storage layer (352). The select transistor operates to inhibit over-erasure of the NVM cell. The thin-film nitride charge-storage layer extends laterally over a substantial portion of the channel so as to enhance data retention by the cell.
40 Citations
22 Claims
-
1. A semiconductor device comprising:
-
a semiconductor substrate having a major surface;
a drain formed in the substrate;
a source formed in the substrate, the drain and the source defining a channel therebetween;
a charge-storage gate dielectric disposed on the major surface over at least a first portion of the channel;
a select gate dielectric disposed on the major surface over at least a second portion of the channel so that the charge-storage gate dielectric and the select gate dielectric are contiguous; and
a gate conductor disposed over both the select gate dielectric and the charge-storage gate dielectric. - View Dependent Claims (2, 3, 4, 5, 6, 7)
a bottom insulating layer;
a top insulating layer; and
an intermediate charge-storage layer.
-
-
4. A semiconductor device as defined in claim 3, wherein the bottom insulating layer is an oxide, the top insulating layer is an oxide, and the intermediate charge-storage layer is a charge-storage dielectric selected from the class comprising a nitride, silicon oxynitride, and silicon dioxide with charge-storage nanocrystals.
-
5. A semiconductor device as defined in claim 4, wherein the bottom insulating layer is approximately 20 to 80 angstroms in thickness and the intermediate layer is approximately 50 to 150 angstroms in thickness.
-
6. A semiconductor device as defined in claim 3, wherein the select gate dielectric consists essentially of a single insulating layer.
-
7. A semiconductor device as defined as claim 6, wherein the substrate comprises a first region subtending the charge-storage gate dielectric and a second region subtending the select gate dielectric and wherein the second substrate region is doped with a higher impurity concentration than is the first substrate region.
-
8. A semiconductor nonvolatile memory (NVM) cell comprising:
-
a semiconductor body having a top surface;
a drain formed in the semiconductor body;
a source formed in the semiconductor body and spaced apart from the drain by a predetermined distance;
a channel occupying at least a portion of the semiconductor body between the drain and the source;
a first gate dielectric disposed on the top surface of the semiconductor body, wherein the first gate dielectric comprises an ONO stack;
a second gate dielectric disposed on the top surface of the semiconductor body and juxtaposed to the first gate dielectric so that the first gate dielectric and the second gate dielectric together substantially cover an area of the channel at the top surface; and
a monolithic gate conductor covering the first gate dielectric and the second gate dielectric. - View Dependent Claims (9)
-
-
10. A gate structure for a nonvolatile memory (NVM) cell, the gate structure disposed over a channel and over at least respective portions of a source and a drain of the cell and comprising:
-
a charge-storage gate dielectric a select gate dielectric; and
a monolithic gate conductor disposed over at least substantial portions of both the charge-storage gate dielectric and the select gate dielectric. - View Dependent Claims (11, 12, 13, 14, 15, 16)
-
-
17. A semiconductor nonvolatile memory (NVM) dual cell comprising:
-
a body consisting essentially of semiconductor material, the body having a major surface;
a first drain formed in the body of the semiconductor device;
a second drain formed in the body of the semiconductor device;
a common source formed in the body of the semiconductor device, the common source positioned laterally between the first drain and the second drain;
a first channel in the semiconductor body and defined by the first drain and the common source;
a second channel in the semiconductor body and defined by the second drain and the common source;
a first select gate dielectric disposed on the major surface over at least a first portion of the first channel;
a second select gate dielectric disposed over a first portion of the second channel;
a first charge-storage gate dielectric disposed over a second portion of the first channel, and a second charge-storage gate dielectric disposed over a second portion of the second channel. - View Dependent Claims (18, 19, 20, 21, 22)
a bottom insulating layer;
a top insulating layer; and
an intermediate charge-storage layer.
-
-
20. A semiconductor NVM dual cell as defined in claim 19, wherein the bottom insulating layer is an oxide, the top insulating layer is an oxide, and the intermediate charge-storage layer is a nitride.
-
21. A semiconductor NVM dual cell as defined in claim 20, wherein the bottom insulating layer is approximately 20 to 80 angstroms in thickness, the top insulating layer is approximately 50 angstroms in thickness, and the intermediate charge-storage layer is approximately 50 to 150 angstroms in thickness.
-
22. A semiconductor NVM dual cell as defined in claim 21, wherein each of the select gate dielectrics consists essentially of a single insulating layer.
Specification