Semiconductor switch apparatus including isolated MOS transistors
First Claim
Patent Images
1. A semiconductor switch apparatus, comprising:
- an input terminal;
an output terminal;
an AC around terminal;
a DC around terminal;
a semiconductor substrate;
an insulating layer formed on said semiconductor substrate;
a semiconductor layer formed on said insulating layer;
at least one series MOS transistor formed within a first region of said semiconductor layer and connected between said input terminal and said output terminal;
at least one shunt MOS transistor formed within a second region of said semiconductor layer and connected between (a) one of said input terminal and said output terminal and (b) said AC around terminal, said shunt MOS transistor being operated complementarily with said series MOS transistor;
a first trench insulating layer surrounding said series MOS transistor;
a second trench insulating layer surrounding said shunt MOS transistor;
a control terminal;
a power supply terminal for generating a first power supply voltage;
a DC/DC converter, connected to said power supply terminal, for generating a second power supply voltage; and
a switching circuit, connected to said control terminal, said power supply terminal and said DC/DC converter, for generating first and second complementary control signals in accordance with a voltage at said control terminal and transmitting said first and second complementary control signals to gates of said series MOS transistor and said shunt MOS transistor, respectively, one of said first and second complementary control signals being said first power supply voltage, the other of said first and second complementary control signals being said second power supply voltage.
3 Assignments
0 Petitions
Accused Products
Abstract
In a semiconductor switch apparatus including an input terminal, an output terminal, an AC ground terminal, a DC ground terminal, at least one series MOS transistor connected between the input terminal and the output terminal, and at least one shunt MOS transistor connected between one of the input terminal and the output terminal and the AC ground terminal, the series MOS transistor is formed within a first region of a semiconductor layer on a silicon-on-insulator configuration surrounded by a first trench insulating layer, and the shunt MOS transistor is formed within a second region of the semiconductor layer surrounded by a second trench insulating layer.
-
Citations
13 Claims
-
1. A semiconductor switch apparatus, comprising:
-
an input terminal;
an output terminal;
an AC around terminal;
a DC around terminal;
a semiconductor substrate;
an insulating layer formed on said semiconductor substrate;
a semiconductor layer formed on said insulating layer;
at least one series MOS transistor formed within a first region of said semiconductor layer and connected between said input terminal and said output terminal;
at least one shunt MOS transistor formed within a second region of said semiconductor layer and connected between (a) one of said input terminal and said output terminal and (b) said AC around terminal, said shunt MOS transistor being operated complementarily with said series MOS transistor;
a first trench insulating layer surrounding said series MOS transistor;
a second trench insulating layer surrounding said shunt MOS transistor;
a control terminal;
a power supply terminal for generating a first power supply voltage;
a DC/DC converter, connected to said power supply terminal, for generating a second power supply voltage; and
a switching circuit, connected to said control terminal, said power supply terminal and said DC/DC converter, for generating first and second complementary control signals in accordance with a voltage at said control terminal and transmitting said first and second complementary control signals to gates of said series MOS transistor and said shunt MOS transistor, respectively, one of said first and second complementary control signals being said first power supply voltage, the other of said first and second complementary control signals being said second power supply voltage.
-
-
2. A semiconductor switch apparatus, comprising:
-
an input terminal;
an output terminal;
an AC ground terminal;
a DC ground terminal;
a semiconductor substrate;
an insulating layer formed on said semiconductor substrate;
a semiconductor layer formed on said insulating layer;
at least one series MOS transistor formed within a first region of said semiconductor layer and connected between said input terminal and said output terminal;
at least one shunt MOS transistor formed within a second region of said semiconductor layer and connected between (a) one of said input terminal and said output terminal and (b) said AC ground terminal, said shunt MOS transistor being operated complementarily with said series MOS transistor;
a first trench insulating layer surrounding said series MOS transistor;
a second trench insulating layer surrounding said shunt MOS transistor;
a control terminal;
a power supply terminal for generating a first power supply voltage;
a DC/DC converter, connected to said power supply terminal, for generating a second power supply voltage; and
a switching circuit, connected to said control terminal, said DC/DC converter and said DC ground terminal, for generating first and second complementary control signals in accordance with a voltage at said control terminal and transmitting said first and second complementary control signals to gates of said series MOS transistor and said shunt MOS transistor, respectively, one of said first and second complementary control signals being said second power supply voltage, the other of said first and second complementary control signals being a voltage at said DC ground terminal.
-
-
3. A semiconductor switch apparatus comprising:
-
an input terminal;
an output terminal;
an AC ground terminal;
a DC ground terminal;
a semiconductor substrate;
an insulating layer formed on said semiconductor substrate;
a semiconductor layer formed on said insulating layer;
a plurality of series MOS transistors formed within a first region of said semiconductor layer and connected in series between said input terminal and said output terminal;
a plurality of shunt MOS transistors formed within a second region of said semiconductor layer and connected in series between (a) one of said input terminal and said output terminal and (b) said AC ground terminal, said shunt MOS transistors being operated complementarily with said series MOS transistors;
a first trench insulating layer surrounding said series MOS transistors; and
a second trench insulating layer surrounding said shunt MOS transistors. - View Dependent Claims (4, 5, 6, 7, 8, 9, 10, 11, 12, 13)
a plurality of first resistors, each first resistor connected between a back gate of one of said series MOS transistors and said DC ground terminal; and
a plurality of second resistors, each second resistor connected between a back gate of one of said shunt MOS transistors and said DC ground terminal.
-
-
5. The semiconductor switch apparatus as set forth in claim 4, wherein the resistance value of each said first and second resistors is from about 500Ω
- to about 10 MΩ
.
- to about 10 MΩ
-
6. The semiconductor switch apparatus as set forth in claim 4, wherein:
-
each of said first resistors is located outside of said first trench insulating layer, and each of said second resistors is located outside of said second trench insulating layer.
-
-
7. The semiconductor switch apparatus as set forth in claim 4, wherein:
-
each of said first resistors is located inside of said first trench insulating layer, and each of said second resistors is located inside of said second trench insulating layer.
-
-
8. The semiconductor switch apparatus as set forth in claim 7, wherein:
-
each of said first resistors comprises a low impurity concentration region within the first region of said semiconductor layer, and each of said each of second resistors comprises a low impurity concentration region within the second region of said semiconductor layer.
-
-
9. The semiconductor switch apparatus as set forth in claim 7, wherein:
-
each of said first resistors extends within the first region of said semiconductor layer, between a gate terminal and a second terminal of one of said series MOS transistors, and each of said second resistors extends within the second re on of said semiconductor layer, between a gate terminal and a second terminal of one of said shunt MOS transistors.
-
-
10. The semiconductor switch apparatus as set forth in claim 3, further comprising:
-
a control terminal;
a power supply terminal for generating a first power supply voltage;
a DC/DC converter, connected to said power supply terminal, for generating a second power supply voltage; and
a switching circuit, connected to said control terminal, said power supply terminal and said DC/DC converter, for generating first and second complementary control signals in accordance with a voltage at said control terminal and transmitting said first and second complementary control signals to gates of said series MOS transistors and said shunt MOS transistors, respectively, one of said first and second complementary control signals being said first power supply voltage, the other of said first and second complementary control signals being said second power supply voltage.
-
-
11. The semiconductor switch apparatus set forth in claim 3, comprising:
-
a control terminal;
a power supply terminal for generating a first power supply voltage;
a DC/DC converter, connected to said power supply, terminal, for generating a second power supply voltage; and
a switching circuit, connected to said control terminal, said DC/DC converter and said DC ground terminal, for generating first and second complementary control signals in accordance with a voltage at said control terminal and transmitting said first and second complementary control signals to gates of said series MOS transistors and said shunt MOS transistors, respectively, one of said first and second complementary control signals being said second power supply voltage, the other of said first and second complementary control signals being a voltage at said DC ground terminal.
-
-
12. The semiconductor switch apparatus as set forth in claim 3, wherein said apparatus comprises a single pole single throw type switch.
-
13. The semiconductor switch apparatus as set forth in claim 3, wherein said apparatus comprises a single pole double throw type switch.
Specification