Multiport-RAM memory device
First Claim
Patent Images
1. A multiport RAM memory device, comprising:
- a RAM memory unit having an address/control, a read port and a write port for a first time division multiplex system;
an address serial/parallel converter for converting a multiplicity of serial address signals of a second time division multiplex system into a multiplicity of parallel address signals of the first time division multiplex system;
a selection serial/parallel converter for converting a multiplicity of serial selection signals of the second time division multiplex system into a multiplicity of parallel selection signals of the first time division multiplex system;
a data input serial/parallel converter for converting at least one serial data input signal of the second time division multiplex system into at least one parallel data input signal of the first time division multiplex system;
a first time slot assignment unit for selectively feeding the parallel address signals, lying in predetermined time slots of the first time division multiplex system, to the address/control port of the RAM memory unit;
a second time slot assignment unit for assigning parallel data output signals, read out at the read port of the RAM memory unit, into predetermined time slots of the first time division multiplex system;
a parallel/serial converter for converting the multiplicity of parallel data output signals of the first time division multiplex system into a multiplicity of serial data output signals of the second time division multiplex system; and
a control unit for controlling the first and second time slot assignment units in a manner dependent on the multiplicity of parallel selection signals, wherein the control unit drives the second time slot assignment unit so as to compensate for a temporal delay during read-out of the parallel data output signals from the RAM memory unit.
3 Assignments
0 Petitions
Accused Products
Abstract
The invention relates to a multiport-RAM memory device, comprising a RAM memory unit (1), a number of serial/parallel converters (5, 6, 7) and a parallel/serial converter (10), for converting serial signals into parallel signals. Said multiport-RAM memory device further comprises a control unit (11) and two timeslot allocation devices (8, 9), whereby an emulation of a number of connections by using the simple RAM memory unit (1) may be achieved. Furthermore, a power controller (12) can significantly reduce the power demand.
109 Citations
12 Claims
-
1. A multiport RAM memory device, comprising:
-
a RAM memory unit having an address/control, a read port and a write port for a first time division multiplex system;
an address serial/parallel converter for converting a multiplicity of serial address signals of a second time division multiplex system into a multiplicity of parallel address signals of the first time division multiplex system;
a selection serial/parallel converter for converting a multiplicity of serial selection signals of the second time division multiplex system into a multiplicity of parallel selection signals of the first time division multiplex system;
a data input serial/parallel converter for converting at least one serial data input signal of the second time division multiplex system into at least one parallel data input signal of the first time division multiplex system;
a first time slot assignment unit for selectively feeding the parallel address signals, lying in predetermined time slots of the first time division multiplex system, to the address/control port of the RAM memory unit;
a second time slot assignment unit for assigning parallel data output signals, read out at the read port of the RAM memory unit, into predetermined time slots of the first time division multiplex system;
a parallel/serial converter for converting the multiplicity of parallel data output signals of the first time division multiplex system into a multiplicity of serial data output signals of the second time division multiplex system; and
a control unit for controlling the first and second time slot assignment units in a manner dependent on the multiplicity of parallel selection signals, wherein the control unit drives the second time slot assignment unit so as to compensate for a temporal delay during read-out of the parallel data output signals from the RAM memory unit. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12)
-
Specification