Low drop-out voltage regulator with power supply rejection boost circuit
First Claim
1. A circuit comprising:
- a pass element coupled between an input node and an output node;
a voltage feedback circuit coupled to the output node;
an amplifier having an input coupled to the voltage feedback circuit;
a first transistor coupled to a control node of the pass element, and a control node of the first transistor coupled to an output of the amplifier; and
a second transistor coupled between the control node of the pass element and the input node wherein a control node of the second transistor is coupled to the input node.
1 Assignment
0 Petitions
Accused Products
Abstract
A low drop-out voltage regulator uses a voltage subtractor circuit 36 to form a power supply rejection boost circuit. The voltage subtractor 36 is inserted between the pass element 20 and the amplifier 26 of the low drop-out regulator. The voltage regulator circuit includes a pass element 20 coupled between an input node and an output node; a voltage feedback circuit 28 and 30 coupled to the output node Vo; an amplifier 26 having an input coupled to the voltage feedback circuit; and a voltage subtractor 36 having a control node coupled to an output of the amplifier 26, an output coupled to a control node of the pass element 20, and an input coupled to the input node. The boost circuit improves supply noise rejection performance significantly without adding much complexity to the regulator system. The boost circuit is simple and consumes negligible silicon area and power.
25 Citations
8 Claims
-
1. A circuit comprising:
-
a pass element coupled between an input node and an output node;
a voltage feedback circuit coupled to the output node;
an amplifier having an input coupled to the voltage feedback circuit;
a first transistor coupled to a control node of the pass element, and a control node of the first transistor coupled to an output of the amplifier; and
a second transistor coupled between the control node of the pass element and the input node wherein a control node of the second transistor is coupled to the input node. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8)
-
Specification