Analog-to-digital converter and method with switched capacitors for reduced memory effect
First Claim
1. A method of reducing memory effects while processing an analog input signal to a corresponding digital code, comprising the steps of:
- converting said analog signal to a corresponding digital code in successive converter cycles;
in at least one of said cycles, generating a residue signal with at least one capacitor that comprises sub-capacitors, andreversing one of said sub-capacitors in selected ones of said cycles to thereby reduce memory effects of said generating step.
1 Assignment
0 Petitions
Accused Products
Abstract
Methods and structures are provided that reduce conversion errors in pipelined analog-to-digital converters which are induced in one converter cycle by component memory of signals in one or more preceding converter cycles. The methods and structures include the use of digital filters that provide a digital representation of the residue of a preceding converter cycle, multiply this representation by an appropriate memory parameter, and sum the product with the digital representation of the residue of a current converter cycle to thereby reduce the memory effect. The methods and structures also form capacitors of switched-capacitor converter structures with sub-capacitors that are reconfigured (e.g., reversed or alternated between differential sides of differential amplifiers) in different converter cycles.
-
Citations
15 Claims
-
1. A method of reducing memory effects while processing an analog input signal to a corresponding digital code, comprising the steps of:
-
converting said analog signal to a corresponding digital code in successive converter cycles; in at least one of said cycles, generating a residue signal with at least one capacitor that comprises sub-capacitors, and reversing one of said sub-capacitors in selected ones of said cycles to thereby reduce memory effects of said generating step. - View Dependent Claims (2)
-
-
3. An analog-to-digital converter that processes an analog input signal to a corresponding digital code with reduced memory effects, the converter comprising:
-
a plurality of converter stages that convert an analog signal to a corresponding digital signal in successive converter cycles wherein at least one stage generates a residue signal with a switched-capacitor network in which at least one capacitor comprises; two parallel-coupled sub-capacitors; and a switch network arranged to reverse one of said sub-capacitors in selected ones of said cycles. - View Dependent Claims (4, 5, 6, 7, 8, 9)
-
-
10. A method of reducing memory effects while processing an analog input signal to a corresponding digital code, comprising the steps of:
-
converting said analog signal to a corresponding digital code in successive converter cycles; in at least one of said cycles, generating a residue signal with a differential switched-capacitor network that receives and transfers charges wherein at least one capacitor of said network comprises a first sub-capacitor and a second sub-capacitor; with said first sub-capacitor, receiving and transferring charges in association with a respective differential side of said differential network; and with said second sub-capacitor, receiving and transferring charges in association with the differential side of said first sub-capacitor in selected ones of said cycles and in association with the other differential side in other ones of said cycles.
-
-
11. An analog-to-digital converter, comprising:
-
a plurality of converter stages that convert an analog signal to a corresponding digital signal in successive converter cycles wherein at least one stage includes a differential switched-capacitor network that receives and transfers charges to generate a residue signal wherein; each capacitor is formed with a first sub-capacitor and a second sub-capacitor; said first sub-capacitor is part of a first set of said capacitors that receive and transfer charges in association with a respective differential side of said differential network; and
said second sub-capacitor is part of a second set of said capacitors that receive and transfer charges in association with the differential side of said first sub-capacitor in selected ones of said cycles and receive and transfer charges in association with other differential side in other ones of said cycles. - View Dependent Claims (12, 13, 14, 15)
-
Specification