AC coupling circuit having a large capacitance and a good frequency response
First Claim
1. A coupling circuit for connecting a co-planar line provided on a ceramic substrate to an integrated circuit in a bare chip shape, said coupling circuit comprising:
- a die capacitor connecting said co-planar line to said integrated circuit, said die capacitor having a first electrode facing to and being in contact with said co-planar line and a second electrode wire-bonded to said integrated circuit; and
a chip capacitor connecting said co-planar line to said integrated circuit, said chip capacitor having a first electrode in direct contact with said co-planar line and a second electrode in direct contact with said second electrode of said die capacitor,wherein said die capacitor is mounted in an end portion of said co-planar line such that an edge of said die capacitor sticks out from an edge of said co-planar line.
1 Assignment
0 Petitions
Accused Products
Abstract
This invention is directed to reduce degradation, loss, and reflection of high frequency signals of a coupling circuit for an alternating current. The coupling circuit, for connecting a first circuit element to a second circuit element, comprises a die capacitor and a chip capacitor connected in parallel to each other. The die capacitor has a first electrode that faces to and is in contact with the first circuit element, and a second electrode that is wire-bonded to the second circuit element. The chip capacitor also has a first electrode that is in contact with the first circuit element and a second electrode that is in contact with the second electrode of the die capacitor. The coupling circuit may show both advantages of superior performance at high frequencies attributed to the die-capacitor and relative large capacitance attributed to the chip-capacitor.
-
Citations
6 Claims
-
1. A coupling circuit for connecting a co-planar line provided on a ceramic substrate to an integrated circuit in a bare chip shape, said coupling circuit comprising:
-
a die capacitor connecting said co-planar line to said integrated circuit, said die capacitor having a first electrode facing to and being in contact with said co-planar line and a second electrode wire-bonded to said integrated circuit; and a chip capacitor connecting said co-planar line to said integrated circuit, said chip capacitor having a first electrode in direct contact with said co-planar line and a second electrode in direct contact with said second electrode of said die capacitor, wherein said die capacitor is mounted in an end portion of said co-planar line such that an edge of said die capacitor sticks out from an edge of said co-planar line. - View Dependent Claims (2, 3, 4, 5, 6)
-
Specification