×

System of finite state machines

  • US 7,224,185 B2
  • Filed: 08/05/2003
  • Issued: 05/29/2007
  • Est. Priority Date: 08/05/2002
  • Status: Expired due to Fees
First Claim
Patent Images

1. In a system of finite state machines built with synchronous logic for controlling the flow of data through computational logic circuits programmed to accomplish a task specified by a user, having one finite state machine associated with each computational logic circuit, having each finite state machine accept data from either one or more predecessor finite state machines or from one or more sources outside the system and furnish data to one or more successor finite state machines or a recipient outside the system, excluding from consideration in determining a clock period for the system logic paths performing the task specified by the user, and providing a means for ensuring that each finite state machine allows sufficient time to elapse after the computational logic circuit associated with that finite state machine has obtained input data that all signals generated within such computational logic circuit in response to such input data have propagated through such computational logic circuit before communication is permitted to occur from such computational logic circuit to a subsequent computational logic circuit.

View all claims
  • 0 Assignments
Timeline View
Assignment View
    ×
    ×