Saving power when in or transitioning to a static mode of a processor
DCFirst Claim
Patent Images
1. A method for reducing power utilized by a processor comprising the steps of:
- determining that a processor is transitioning from a computing mode to a mode in which a system clock to the processor is disabled, andreducing core voltage to the processor to a value sufficient to maintain state during the mode in which said system clock is disabled, wherein said value of the core voltage is not sufficient to maintain processing activity in said processor,responsive to said determining, at a voltage regulator supplying said core voltage, transitioning from a first regulation mode to a second regulation mode,wherein power is dissipated during a voltage transition that reduces said selectable voltage in said first regulation mode and power is saved during said voltage transition in said second regulation mode.
10 Assignments
Litigations
2 Petitions
Accused Products
Abstract
A method for reducing power utilized by a processor including the steps of determining that a processor is transitioning from a computing mode to a mode is which system clock to the processor is disabled, and reducing core voltage to the processor to a value sufficient to maintain state during the mode in which system clock is disabled.
-
Citations
18 Claims
-
1. A method for reducing power utilized by a processor comprising the steps of:
-
determining that a processor is transitioning from a computing mode to a mode in which a system clock to the processor is disabled, and reducing core voltage to the processor to a value sufficient to maintain state during the mode in which said system clock is disabled, wherein said value of the core voltage is not sufficient to maintain processing activity in said processor, responsive to said determining, at a voltage regulator supplying said core voltage, transitioning from a first regulation mode to a second regulation mode, wherein power is dissipated during a voltage transition that reduces said selectable voltage in said first regulation mode and power is saved during said voltage transition in said second regulation mode. - View Dependent Claims (2, 3)
-
-
4. A method for reducing power utilized by a processor comprising the steps of:
-
determining that a processor is transitioning from a computing mode to a mode in which system clock to the processor is disabled, and reducing core voltage to the processor to a value sufficient to maintain state during the mode in which system clock is disabled by; furnishing an input to reduce an output voltage provided by a voltage regulator furnishing core voltage to the processor, and providing a feedback signal to the voltage regulator to reduce its output voltage below a specified output voltage. - View Dependent Claims (5)
-
-
6. A method for reducing power utilized by a system having a least a processor, comprising the steps of:
-
determining that the processor is transitioning from a computing mode to a mode in which a system clock to the processor is disabled, reducing core voltage being furnished by a voltage regulator to the processor to a value sufficient to maintain state during the mode in which the system clock is disabled, and transferring operation of the voltage regulator furnishing core in a mode in which power is dissipated during a voltage transition in reduction in core voltage to a mode in which power is saved during said voltage transition in the reduction in core voltage when it is determined that the processor is transitioning from the computing mode to the mode in which the system clock to the processor is disabled. - View Dependent Claims (7)
-
-
8. A circuit for providing a regulated voltage to a processor comprising:
-
a voltage regulator having; an output terminal providing a selectable voltage, and an input terminal for receiving signals indicating the selectable voltage level; means for providing signals at the input terminal of the voltage regulator for selecting a voltage for operating the processor in a computing mode and a voltage of a level less than that for operating the processor in a computing mode, wherein the level less than that for operating the processor in a computing mode is sufficient to maintain state of the processor; and means for changing the voltage regulator from a mode in which power is dissipated during a voltage transition that reduces said selectable voltage to a mode in which power is saved during said voltage transition. - View Dependent Claims (9, 10, 11)
-
-
12. A circuit for providing a regulated voltage to a processor comprising:
-
a voltage regulator having; an output terminal providing a selectable voltage, and an input terminal for receiving signals indicating the selectable voltage level; means for providing signals at the input terminal of the voltage regulator for selecting a voltage for operating the processor in a computing mode and a voltage of a level less than that for operating the processor in a computing mode; and means for reducing the selectable voltage below a lowest level the voltage regulator is specified to output.
-
-
13. A circuit for providing a regulated voltage to a processor comprising:
a voltage regulator having; an output terminal providing a selectable voltage; an input terminal for receiving signals indicating the selectable voltage level; and a voltage regulator feedback circuit; means for providing signals at the input terminal of the voltage regulator for selecting a voltage for operating the processor in a computing mode and a voltage of a level less than that for operating the processor in a computing mode; and means for reducing the selectable voltage below a level provided by the voltage regulator comprising; a voltage divider network joined between the output terminal and a voltage source furnishing a value higher than the selectable voltage, and the voltage regulator feedback circuit receiving a value from the voltage divider network.
-
14. A circuit for providing a regulated voltage to a processor comprising:
-
a voltage regulator having; an output terminal providing a selectable voltage, and an input terminal for receiving signals indicating the selectable voltage level; means for providing signals at the input terminal of the voltage regulator for selecting a voltage for operating the processor in a computing mode and a voltage of a level less than that for operating the processor in a computing mode; circuitry for changing the voltage regulator from a mode in which power is dissipated during a voltage transition in reduction of the selectable voltage to a mode in which system power is saved during said voltage transition in reduction of the selectable voltage, and means for enabling the circuitry for conserving charge stored by the voltage regulator when the selectable voltage decreases.
-
-
15. A circuit for providing a regulated voltage to a processor comprising:
-
a voltage regulator having; an output terminal providing a selectable voltage, and an input terminal for receiving signals indicating the selectable voltage level; and a voltage regulator feedback circuit; circuitry coupled to said input terminal and configured to provide signals to the input terminal for selecting a first voltage for operating the processor in a first mode and a second voltage for operating the processor in a second mode; a voltage source furnishing a value higher than the selectable voltage; and a feedback circuit coupled to the voltage source, the output terminal, and the voltage regulator feedback circuit. - View Dependent Claims (16, 17, 18)
-
Specification