×

Idle-pattern output control circuit used in a Gigabit Ethernet-passive optical network

  • US 7,274,874 B2
  • Filed: 01/30/2003
  • Issued: 09/25/2007
  • Est. Priority Date: 02/01/2002
  • Status: Expired due to Fees
First Claim
Patent Images

1. An idle-pattern output-control circuit used in a Gigabit Ethernet-passive optical network having at least one optical-line terminal (OLT) and a plurality of optical-network units (ONUs) connected as a Gigabit Ethernet to each other via an optical-distribution network (ODN), said ONU including a media-access controller (MAC) and a physical-coding sublayer (PCS), said PCS configured to transmit data to a serializer/deserializer (SERDES), said idle-pattern output-control circuit comprising:

  • a data converter configured to convert an idle-pattern data into a low-level optical signal, said data converter including an inverter configured to invert said idle-pattern data, a buffer configured to buffer said idle-pattern data to correspond to a time delay of data passing through said inverter, and an AND gate configured to combine outputs of said inverter and said buffer; and

    a switching circuit being coupled to said PCS and said data converter, the switching circuit being configured to transmit data generated from said PCS to said SERDES if there is data to be transmitted, and being configured to transmit the low-level optical signal from said data converter to said SERDES if there is no data to be transmitted.

View all claims
  • 1 Assignment
Timeline View
Assignment View
    ×
    ×