Top layers of metal for high performance IC's
First Claim
Patent Images
1. An integrated circuit chip comprising:
- a silicon substrate;
multiple devices in and on said silicon substrate, wherein said multiple transistor in and on said silicon substrate;
a first dielectric layer over said silicon substrate;
a first metallization structure over said first dielectric layer, wherein said first metallization structure is connected to said multiple devices, and wherein said first metallization structure comprises a first metal layer and a second metal layer over said first metal layer;
a second dielectric layer between said first and second metal layers;
a passivation layer over said first metallization structure and over said first and second dielectric layers, wherein a first opening in said passivation layer is over a contact point of said first metallization structure, and exposes said contact point, wherein said first opening has a transverse dimension between 0.5 and 3 micrometers, and wherein said passivation layer comprises a nitride layer.a second metallization structure over said passivation layer and over said contact point wherein said second metallization structure comprises a metal pad and a metal interconnect, wherein said metal interconnect connects said metal pad to said contact point through said first opening and wherein said metal interconnect over said passivation layer has a thickness greater than that of said first metal layer and greater than that of said second metal layer; and
a metal bump over said metal pad, wherein said metal bump is connected to said contact point through said second metallization structure, and wherein the position of said metal bump from a top perspective view is different from that of said contact point.
3 Assignments
0 Petitions
Accused Products
Abstract
A method of closely interconnecting integrated circuits contained within a semiconductor wafer to electrical circuits surrounding the semiconductor wafer. Electrical interconnects are held to a minimum in length by making efficient use of polyimide or polymer as an inter-metal dielectric thus enabling the integration of very small integrated circuits within a larger circuit environment at a minimum cost in electrical circuit performance.
-
Citations
33 Claims
-
1. An integrated circuit chip comprising:
-
a silicon substrate; multiple devices in and on said silicon substrate, wherein said multiple transistor in and on said silicon substrate; a first dielectric layer over said silicon substrate; a first metallization structure over said first dielectric layer, wherein said first metallization structure is connected to said multiple devices, and wherein said first metallization structure comprises a first metal layer and a second metal layer over said first metal layer; a second dielectric layer between said first and second metal layers; a passivation layer over said first metallization structure and over said first and second dielectric layers, wherein a first opening in said passivation layer is over a contact point of said first metallization structure, and exposes said contact point, wherein said first opening has a transverse dimension between 0.5 and 3 micrometers, and wherein said passivation layer comprises a nitride layer. a second metallization structure over said passivation layer and over said contact point wherein said second metallization structure comprises a metal pad and a metal interconnect, wherein said metal interconnect connects said metal pad to said contact point through said first opening and wherein said metal interconnect over said passivation layer has a thickness greater than that of said first metal layer and greater than that of said second metal layer; and a metal bump over said metal pad, wherein said metal bump is connected to said contact point through said second metallization structure, and wherein the position of said metal bump from a top perspective view is different from that of said contact point. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8, 9, 10, 11)
-
-
12. An integrated circuit chip comprising:
-
a silicon substrate; multiple devices in and on said silicon substrate, wherein said multiple devices comprise a transistor in and on said silicon substrate; a first dielectric layer over said silicon substrate; a first metallization structure over said first dielectric layer, wherein said first metallization structure is connected to said multiple devices, wherein said first metallization structure comprises a first metal layer and a second metal layer over said first metal layer, and wherein said first metallization structure comprises a contact point having a size between 0.3 and 5.0 micrometers; a second dielectric layer between said first and second metal layers; a passivation layer over said first metallization structure and over said first and second dielectric layers, wherein a first opening in said passivation layer is over said contact point and exposes said contact point, and wherein said passivation layer comprises a nitride layer; a second metallization structure over said passivation layer and over said contact point, wherein said second metallization structure comprises a metal pad and a metal interconnect, wherein said metal interconnect connects said metal pad to said contact point through said first opening, and wherein said metal interconnect over said passivation layer has thickness greater than that of said first metal layer and greater than that of said second metal layer; and a metal bump over said metal pad, wherein said metal bump is connected to said contact point through said second metallization structure, wherein the position of said metal bump from a top perspective view is different from that of said of contact point. - View Dependent Claims (13, 14, 15, 16, 17, 18, 19, 20, 21, 22)
-
-
23. An integrated circuit chip comprising:
-
a silicon substrate; multiple devices in and on said silicon substrate, wherein said multiple devices comprise a transistor in and on said silicon substrate; a first dielectric layer over said silicon substrate; a first metallization structure over said first dielectric layer, wherein said first metallization structure is connected to said multiple devices, wherein said first metallization structure comprises a first metal layer and a second metal layer over said first metal layer, and wherein said first metallization structure comprises a contact point having a size between 0.3 and 5.0 micrometers; a second dielectric layer between said first and second metal layers; a passivation layer over said first metallization structure and over said first and second dielectric layers, wherein a first opening in said passivation layer is over said contact point and exposes said contact point, and wherein said passivation layer comprises a nitride layer; a second metallization structure over said passivation layer and over said contact point, wherein said second metallization structure comprises a metal pad connected to said contact point through said first opening; and a metal bump over said pad, wherein said metal bump is connected to said contact point through said second metallization structure. - View Dependent Claims (24, 25, 26, 27, 28, 29, 30, 31, 32, 33)
-
Specification