×

Efficient and flexible GPS receiver baseband architecture

  • US 7,428,259 B2
  • Filed: 05/06/2005
  • Issued: 09/23/2008
  • Est. Priority Date: 05/06/2005
  • Status: Active Grant
First Claim
Patent Images

1. An integrated circuit (IC) chip, comprising:

  • a single set of on-chip baseband correlators serving all channels of a direct sequence spread spectrum (DSSS) communication receiver, wherein said set of on-chip baseband correlators are assigned to a particular GPS signal at a given time or an arbitrary number of different receiver channels;

    a carrier NCO for generating corrected local frequencies;

    a set of intermediate frequency (IF) signal mixers in communication with said carrier NCO and coupled to said set of on-chip baseband correlators; and

    a first memory for storing a plurality of input IF samples on a first-in-first-out (FIFO) basis;

    wherein said set of on-chip baseband correlators are configured to process said input IF samples M samples at a time, where M represents number of said input IF samples in one PN sequence.

View all claims
  • 3 Assignments
Timeline View
Assignment View
    ×
    ×