Nonplanar semiconductor device with partially or fully wrapped around gate electrode and methods of fabrication
First Claim
1. A nonplanar semiconductor device comprising:
- a semiconductor body having a top surface opposite a bottom surface formed above an insulating substrate, wherein said semiconductor body has a pair of laterally opposite sidewalls;
a gate dielectric formed on said top surface of said semiconductor body, on only a portion of said bottom surface of said semiconductor body, and on said laterally opposite sidewalls of said semiconductor body;
a gate electrode formed on said gate dielectric on said top surface of said semiconductor body, adjacent to said gate dielectric on said laterally opposite sidewalls of said semiconductor body, and beneath said gate dielectric on said portion of said bottom surface of said semiconductor body, wherein said gate electrode has a pair of laterally opposite sidewalls oriented perpendicularly to said laterally opposite sidewalls of said semiconductor body, said gate electrode having a top portion and a bottom portion, and wherein said bottom portion of said gate electrode undercuts said top portion of said gate electrode along said pair of laterally opposite sidewalls of said gate electrode; and
a pair of source/drain regions formed in said semiconductor body on opposite sides of said gate electrode.
2 Assignments
0 Petitions
Accused Products
Abstract
A nonplanar semiconductor device and its method of fabrication is described. The nonplanar semiconductor device includes a semiconductor body having a top surface opposite a bottom surface formed above an insulating substrate wherein the semiconductor body has a pair laterally opposite sidewalls. A gate dielectric is formed on the top surface of the semiconductor body on the laterally opposite sidewalls of the semiconductor body and on at least a portion of the bottom surface of semiconductor body. A gate electrode is formed on the gate dielectric, on the top surface of the semiconductor body and adjacent to the gate dielectric on the laterally opposite sidewalls of semiconductor body and beneath the gate dielectric on the bottom surface of the semiconductor body. A pair source/drain regions are formed in the semiconductor body on opposite sides of the gate electrode.
-
Citations
12 Claims
-
1. A nonplanar semiconductor device comprising:
-
a semiconductor body having a top surface opposite a bottom surface formed above an insulating substrate, wherein said semiconductor body has a pair of laterally opposite sidewalls; a gate dielectric formed on said top surface of said semiconductor body, on only a portion of said bottom surface of said semiconductor body, and on said laterally opposite sidewalls of said semiconductor body; a gate electrode formed on said gate dielectric on said top surface of said semiconductor body, adjacent to said gate dielectric on said laterally opposite sidewalls of said semiconductor body, and beneath said gate dielectric on said portion of said bottom surface of said semiconductor body, wherein said gate electrode has a pair of laterally opposite sidewalls oriented perpendicularly to said laterally opposite sidewalls of said semiconductor body, said gate electrode having a top portion and a bottom portion, and wherein said bottom portion of said gate electrode undercuts said top portion of said gate electrode along said pair of laterally opposite sidewalls of said gate electrode; and a pair of source/drain regions formed in said semiconductor body on opposite sides of said gate electrode. - View Dependent Claims (2, 3, 4, 5, 6)
-
-
7. A nonplanar semiconductor device comprising:
-
a semiconductor body having a top surface opposite a bottom surface, said semiconductor body having laterally opposite sidewalls formed above an insulating substrate; a gate dielectric formed on said top surface of said semiconductor body, on said laterally opposite sidewalls of said semiconductor body, and on only a portion of said bottom surface of said semiconductor body; a gate electrode formed on said gate dielectric on said top surface of said semiconductor body, adjacent to said gate dielectric on said laterally opposite sidewalls of said semiconductor body, and beneath said gate dielectric on said portion of said bottom surface of said semiconductor body, wherein said gate electrode has a pair of laterally opposite sidewalls oriented perpendicularly to said laterally opposite sidewalls of said semiconductor body, said gate electrode having a top portion above said insulating substrate and a bottom portion formed in said insulating substrates and wherein said bottom portion of said gate electrode has a larger width than said top portion of said gate electrode along said pair of laterally opposite sidewalls of said gate electrode ; and a pair of source/drain regions formed in said semiconductor body on opposite sides of said gate electrode. - View Dependent Claims (8, 9, 10, 11, 12)
-
Specification