High performance CMOS device design
First Claim
1. A semiconductor device comprising:
- a semiconductor substrate;
a gate structure comprising a gate electrode over a gate dielectric, the gate dielectric being over the semiconductor substrate;
a spacer along a side wall of the gate structure;
a buffer layer overlying the semiconductor substrate, wherein the buffer layer and the semiconductor substrate comprise different materials;
a semiconductor-capping layer overlying the buffer layer and underlying the gate structure;
an insulation region in the semiconductor-capping layer, the buffer layer and the semiconductor substrate, wherein the insulation region is adjacent and spaced apart from an outer sidewall of the spacer; and
a recess extending from a top surface down to a bottom surface of the semiconductor-capping layer, wherein the recess has an inner sidewall and an outer sidewall, wherein the outer sidewall of the recess is spaced apart from an inner edge of the insulation region, and wherein the inner sidewall of the recess and the outer sidewall of the spacer are substantially in a same plane.
1 Assignment
0 Petitions
Accused Products
Abstract
A semiconductor device includes a gate, which comprises a gate electrode and a gate dielectric underlying the gate electrode, a spacer formed on a sidewall of the gate electrode and the gate dielectric, a buffer layer having a first portion underlying the gate dielectric and the spacer and a second portion adjacent the spacer wherein the top surface of the second portion of the buffer layer is recessed below the top surface of the first portion of the buffer layer, and a source/drain region substantially aligned with the spacer. The buffer layer preferably has a greater lattice constant than an underlying semiconductor substrate. The semiconductor device may further include a semiconductor-capping layer between the buffer layer and the gate dielectric, wherein the semiconductor-capping layer has a smaller lattice constant then the buffer layer.
33 Citations
6 Claims
-
1. A semiconductor device comprising:
-
a semiconductor substrate; a gate structure comprising a gate electrode over a gate dielectric, the gate dielectric being over the semiconductor substrate; a spacer along a side wall of the gate structure; a buffer layer overlying the semiconductor substrate, wherein the buffer layer and the semiconductor substrate comprise different materials; a semiconductor-capping layer overlying the buffer layer and underlying the gate structure; an insulation region in the semiconductor-capping layer, the buffer layer and the semiconductor substrate, wherein the insulation region is adjacent and spaced apart from an outer sidewall of the spacer; and a recess extending from a top surface down to a bottom surface of the semiconductor-capping layer, wherein the recess has an inner sidewall and an outer sidewall, wherein the outer sidewall of the recess is spaced apart from an inner edge of the insulation region, and wherein the inner sidewall of the recess and the outer sidewall of the spacer are substantially in a same plane. - View Dependent Claims (2, 3, 4, 5, 6)
-
Specification