Method for non-volatile memory with background data latch caching during program operations
First Claim
1. A method of operating a non-volatile memory having addressable pages of memory cells, comprising:
- providing for each memory cell of an addressed page a set of data latches having capacity for latching a predetermined number of bits;
performing a current memory operation on the addressed page, said memory operation having one or more phases, each phase being associated with a predetermined set of operating states;
providing a phase-dependent coding for each phase so that for at least some of the phases, their predetermined set of operating states are coded with substantially a minimum of bits in order to free up a subset of free data latches; and
contemporaneously with the current memory operation, performing one or more operations on the subset of free data latches with data related to one or more subsequent memory operations on the memory array.
3 Assignments
0 Petitions
Accused Products
Abstract
Part of the latency from memory read or write operations is for data to be input to or output from the data latches of the memory via an I/O bus. Methods and circuitry are present for improving performance in non-volatile memory devices by allowing the memory to perform some of these data caching and transfer operations in the background while the memory core is busy with a write operation. In the exemplary embodiment, when the multiple phases of a write operation vary as to the number of states to track, a phase-dependent coding enables efficient utilization of the available data latches, thereby allowing a maximum of surplus latches for background cache operations.
-
Citations
17 Claims
-
1. A method of operating a non-volatile memory having addressable pages of memory cells, comprising:
-
providing for each memory cell of an addressed page a set of data latches having capacity for latching a predetermined number of bits; performing a current memory operation on the addressed page, said memory operation having one or more phases, each phase being associated with a predetermined set of operating states; providing a phase-dependent coding for each phase so that for at least some of the phases, their predetermined set of operating states are coded with substantially a minimum of bits in order to free up a subset of free data latches; and contemporaneously with the current memory operation, performing one or more operations on the subset of free data latches with data related to one or more subsequent memory operations on the memory array. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17)
-
Specification