DRAM access transistor
First Claim
1. A self-aligned recessed gate structure, comprising:
- a gate layer which is conductive, comprising;
a first region having a first width, said first region being recessed below a surface of a semiconductor substrate; and
a second region having a second width, said second region extending above said surface of said semiconductor substrate;
a conductive layer located above and in conductive electrical connection with said second region of said gate layer;
a barrier layer separating said conductive layer from said second region of said gate layer, the barrier layer being conductive and through which said conductive layer is in conductive electrical connection with said second region of said gate layer;
an insulating layer located above said second region of said gate layer;
an oxide layer located on sidewalls and bottom of said gate layer; and
nitride spacers located along sidewalls of said second region of the gate layer but not along sidewalls of said first region of the gate layer, wherein said nitride spacers are in contact with said insulating layer, said barrier layer, and said oxide layer located on said sidewalls of said gate layer.
1 Assignment
0 Petitions
Accused Products
Abstract
Self-aligned recessed gate structures and method of formation are disclosed. Field oxide areas for isolation are first formed in a semiconductor substrate. A plurality of columns are defined in an insulating layer formed over the semiconductor substrate subsequent to which a thin sacrificial oxide layer is formed over exposed regions of the semiconductor substrate but not over the field oxide areas. A dielectric material is then provided on sidewalls of each column and over portions of the sacrificial oxide layer and of the field oxide areas. A first etch is conducted to form a first set of trenches within the semiconductor substrate and a plurality of recesses within the field oxide areas. A second etch is conducted to remove dielectric residue remaining on the sidewalls of the columns and to form a second set of trenches. Polysilicon is then deposited within the second set of trenches and within the recesses to form recessed conductive gates.
-
Citations
22 Claims
-
1. A self-aligned recessed gate structure, comprising:
-
a gate layer which is conductive, comprising; a first region having a first width, said first region being recessed below a surface of a semiconductor substrate; and a second region having a second width, said second region extending above said surface of said semiconductor substrate; a conductive layer located above and in conductive electrical connection with said second region of said gate layer; a barrier layer separating said conductive layer from said second region of said gate layer, the barrier layer being conductive and through which said conductive layer is in conductive electrical connection with said second region of said gate layer; an insulating layer located above said second region of said gate layer; an oxide layer located on sidewalls and bottom of said gate layer; and nitride spacers located along sidewalls of said second region of the gate layer but not along sidewalls of said first region of the gate layer, wherein said nitride spacers are in contact with said insulating layer, said barrier layer, and said oxide layer located on said sidewalls of said gate layer. - View Dependent Claims (2, 3, 4, 5, 6)
-
-
7. A self-aligned recessed gate structure, comprising:
-
a first recessed gate region having a first width, said first recessed gate region being located below a surface of a semiconductor substrate; a second gate region having a width of about 80 nm, said second gate region extending above said surface of said semiconductor substrate, wherein said second gate region comprises a gate layer, a conductive layer, and an insulating layer; an oxide layer located on sidewalls and bottom of each of said gate layer and said first recessed gate region; and insulating spacers located on sidewalls of said second gate region but not on said sidewalls of said first recessed gate region, wherein said insulating spacers are in contact with said insulating layer, said conductive layer and said oxide layer located on said sidewalls of said gate layer. - View Dependent Claims (8, 9, 10, 11)
-
-
12. A memory cell, comprising:
-
a silicon substrate; a transistor including a self-aligned recessed gate structure fabricated within said silicon substrate; a doped region in said silicon substrate disposed adjacent to said gate structure; and a capacitor formed over and electrically connected with said doped region, wherein said self-aligned recessed gate structure further comprises; a gate layer comprising; a first region having a first width located below a surface of said silicon substrate; and a second region having a second width greater than said first width, said second region extending above said surface of said silicon substrate; a conductive layer located above said second region of said gate layer; a barrier layer formed on the sidewalls and bottom of the conductive layer, the barrier layer separating said conductive layer from said second region of said gate layer; an insulating layer located above said conductive region; and an oxide layer located on the sidewalls and bottom said gate layer. - View Dependent Claims (13, 14, 15, 16, 17, 18, 19, 20, 21, 22)
-
Specification