Vertical MOS transistor and method therefor
First Claim
Patent Images
1. A vertical MOS transistor comprising:
- a bulk semiconductor substrate of a first conductivity type having a drain conductor on a first surface and having a second surface that is opposite to the first surface;
an epitaxial layer of the first conductivity type on the second surface of the bulk semiconductor substrate;
a first doped region of a second conductivity type on the epitaxial layer, the first doped region having a first outside edge extending from near the surface of the epitaxial layer into the epitaxial layer;
a thin insulator on a portion of the epitaxial layer, a first portion of the thin insulator overlying a portion of the first doped region and extending past the first outside edge of the first doped region to overly a portion of the epitaxial layer that is adjacent to the first outside edge of the first doped region;
a trench type gate formed on the epitaxial layer and extending into the first doped region, the trench type gate having a first gate conductor within a trench of the trench type gate;
a source formed as a second doped region of the first conductivity type on the epitaxial layer and within the first doped region, the source positioned adjacent to the trench type gate;
a second gate conductor on the first portion of the thin insulator and overlying a portion of the first doped region that is between the trench type gate and the first outside edge of the first doped region wherein the second gate conductor does not extend to overlie a P-N junction formed at an interface of the epitaxial layer and the first outside edge of the first doped region wherein the first outside edge of the first doped region does not underlie a thick field oxide region and wherein the second gate conductor does not overly a thick field oxide region;
an inter-layer dielectric formed on the first portion of the thin insulator and overlying a portion of the second gate conductor wherein the inter-layer dielectric has a thickness that is at least twice a thickness of the thin insulator, the inter-layer dielectric extending across the thin insulator past the first outside edge of the first doped region; and
a metal gate conductor formed on a portion of the inter-layer dielectric and on a portion of the second gate conductor.
7 Assignments
0 Petitions
Accused Products
Abstract
In one embodiment, a vertical MOS transistor is formed without a thick field oxide and particularly without a thick field oxide in the termination region of the transistor.
-
Citations
20 Claims
-
1. A vertical MOS transistor comprising:
-
a bulk semiconductor substrate of a first conductivity type having a drain conductor on a first surface and having a second surface that is opposite to the first surface; an epitaxial layer of the first conductivity type on the second surface of the bulk semiconductor substrate; a first doped region of a second conductivity type on the epitaxial layer, the first doped region having a first outside edge extending from near the surface of the epitaxial layer into the epitaxial layer; a thin insulator on a portion of the epitaxial layer, a first portion of the thin insulator overlying a portion of the first doped region and extending past the first outside edge of the first doped region to overly a portion of the epitaxial layer that is adjacent to the first outside edge of the first doped region; a trench type gate formed on the epitaxial layer and extending into the first doped region, the trench type gate having a first gate conductor within a trench of the trench type gate; a source formed as a second doped region of the first conductivity type on the epitaxial layer and within the first doped region, the source positioned adjacent to the trench type gate; a second gate conductor on the first portion of the thin insulator and overlying a portion of the first doped region that is between the trench type gate and the first outside edge of the first doped region wherein the second gate conductor does not extend to overlie a P-N junction formed at an interface of the epitaxial layer and the first outside edge of the first doped region wherein the first outside edge of the first doped region does not underlie a thick field oxide region and wherein the second gate conductor does not overly a thick field oxide region; an inter-layer dielectric formed on the first portion of the thin insulator and overlying a portion of the second gate conductor wherein the inter-layer dielectric has a thickness that is at least twice a thickness of the thin insulator, the inter-layer dielectric extending across the thin insulator past the first outside edge of the first doped region; and a metal gate conductor formed on a portion of the inter-layer dielectric and on a portion of the second gate conductor. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8, 9, 15, 16, 17)
-
-
10. A vertical MOS transistor comprising:
-
a semiconductor substrate of a first conductivity type having a first surface and having a drain conductor on a second surface that is opposite to the first surface; a first doped region of a second conductivity type on the first surface, the first doped region having a first outside edge extending from near the first surface into the semiconductor substrate; a thin insulator on a portion of the semiconductor substrate, a first portion of the thin insulator overlying a portion of the first doped region and extending past the first outside edge of the first doped region to overly a portion of the semiconductor substrate that is adjacent to the first outside edge of the first doped region; a trench type gate extending into the first doped region, the trench type gate having a first gate conductor within a trench of the trench type gate; a source formed as a second doped region of the first conductivity type on the semiconductor substrate and within the first doped region, the source positioned adjacent to the trench type gate; a second gate conductor on the first portion of the thin insulator and overlying a portion of the first doped region that is between the trench type gate and the first outside edge of the first doped region wherein the second gate conductor does not overly a thick field oxide region; and an inter-layer dielectric formed on the first portion of the thin insulator and overlying a portion of the second gate conductor, the inter-layer dielectric extending past the first outside edge of the first doped region wherein a thickness of the inter-layer dielectric is greater than a thickness of the thin insulator and wherein the inter-layer dielectric does not overlie a field oxide region. - View Dependent Claims (11, 12, 13, 14, 18, 19, 20)
-
Specification