Bus switch circuit with back-gate control during power down
First Claim
Patent Images
1. A bus switch circuit comprising:
- a first terminal;
a second terminal;
a first NMOS transistor that is coupled to the first terminal at its source and the second terminal at its drain;
a second NMOS transistor that is coupled to the first terminal at its drain;
a third NMOS transistor that is coupled to the second terminal at its drain;
a first PMOS transistor that is coupled to the first terminal at its drain;
a second PMOS transistor that is coupled to the second terminal at its drain;
a third PMOS transistor that is coupled to the sources of the first and second PMOS transistors at its source;
a fourth NMOS transistor that is coupled to the gate of the third PMOS transistor at its gate; and
a fifth NMOS transistor that is coupled to the drains of the third PMOS transistor and the fourth NMOS transistor at its gate and the sources of the second and third NMOS transistors at its drain.
1 Assignment
0 Petitions
Accused Products
Abstract
The bus switch with back gate control circuit includes: an NMOS transistor coupled between a first port and a second port; a PMOS transistor coupled in parallel with the NMOS transistor; a first blocking device coupled between the first port and a control node of the PMOS transistor; a second blocking device coupled between the second port and the control node of the PMOS transistor; a first pull-down device coupled to a back gate of the NMOS transistor; and a second pull-down device coupled to the back gate of the NMOS transistor, wherein the pull down device is controlled by a power supply node and the control node of the PMOS transistor.
-
Citations
5 Claims
-
1. A bus switch circuit comprising:
-
a first terminal; a second terminal; a first NMOS transistor that is coupled to the first terminal at its source and the second terminal at its drain; a second NMOS transistor that is coupled to the first terminal at its drain; a third NMOS transistor that is coupled to the second terminal at its drain; a first PMOS transistor that is coupled to the first terminal at its drain; a second PMOS transistor that is coupled to the second terminal at its drain; a third PMOS transistor that is coupled to the sources of the first and second PMOS transistors at its source; a fourth NMOS transistor that is coupled to the gate of the third PMOS transistor at its gate; and a fifth NMOS transistor that is coupled to the drains of the third PMOS transistor and the fourth NMOS transistor at its gate and the sources of the second and third NMOS transistors at its drain. - View Dependent Claims (2, 3, 4)
-
-
5. A bus switch circuit comprising:
-
a first terminal; a second terminal; a first NMOS transistor that is coupled to the first terminal at its source and the second terminal at its drain; a second NMOS transistor that is coupled to the first terminal at its drain; a third NMOS transistor that is coupled to the second terminal at its drain; an inverter that is coupled to the gate of the first NMOS transistor; and a fourth NMOS transistor that is coupled to the sources of the second and third NMOS transistors at its drain and the inverter at its gate; a first PMOS transistor that is coupled to the first terminal at its drain; a second PMOS transistor that is coupled to the second terminal at its drain; a first zener diode that is coupled to the source of the first PMOS transistor; a second zener diode that is coupled to the source of the second PMOS transistor; a third PMOS transistor that is coupled to first and second zener diodes at its source; a fifth NMOS transistor that is coupled to the gate of the third PMOS transistor at its gate; a sixth NMOS transistor that is coupled to the drains of the third PMOS transistor and the fourth NMOS transistor at its gate and the sources of the second and third NMOS transistors at its drain; a fourth PMOS transistor that is coupled to the first terminal at its source, the second terminal at its drain, and the sources of the first and second PMOS transistors at its gate; a fifth PMOS transistor that is coupled to the gate of the fourth PMOS transistor at its drain; and a seventh NMOS transistor that is coupled to the gate of the fourth PMOS transistor at its drain and the gate of the fifth PMOS transistor at its gate.
-
Specification