Semiconductor apparatus and manufacturing method using a gate contact section avoiding an upwardly stepped polysilicon gate contact
First Claim
1. A semiconductor apparatus comprising:
- a cell section including at least two transistors, said cell section including;
a drain layer including a semiconductor substrate,a trench formed on the surface of the semiconductor substrate having a depth reaching the drain layer,a gate electrode use polysilicon formed in the trench via a gate insulation coat,a body diffusion layer formed overlying the semiconductor substrate, said body diffusion layer neighboring the trench and shallower than the trench, anda source diffusion layer formed overlying the semiconductor substrate, said source diffusion layer neighboring the trench and the body diffusion layer and shallower than the body diffusion layer,a gate contact section including;
a gate contact use concave section formed overlying the semiconductor substrate, said gate contact use concave section being separated from the cell section and formed in succession with the trench and having a larger width than that of the trench, anda gate contact use polysilicon formed in the gate contact use concave section via an insulation coat and electrically connected to the gate electrode use polysilicon,a layer interval insulation coat formed at least overlying the gate electrode use polysilicon and the gate contact use polysilicon;
a source electrode metal coat formed overlying the semiconductor substrate, said source electrode metal coat being insulated from the gate electrode use polysilicon and the gate contact use polysilicon, and being electrically connected to the body diffusion layer and the source diffusion layer;
a gate use connection hole formed on the layer interval insulation coat overlying the gate contact use polysilicon, said gate use connection hole having a width larger than that of the trench; and
a gate electrode metal coat formed on the rate use connection hole and the layer interval insulation coat;
wherein the gate contact use polysilicon is formed one of at the same level with and lower than the surface of the semiconductor substrate, andwherein the upper surfaces of the gate electrode use polysilicon and the gate contact use polysilicon are lower than the surface of the semiconductor substrate, further comprising a silicon oxide coat formed between the gate contact use polysilicon and the layer interval insulation coat and being separated with an interval from a sidewall of the gate contact use concave section, the upper surface of said silicon oxide coat being the same level with the surface of the semiconductor substrate.
1 Assignment
0 Petitions
Accused Products
Abstract
A semiconductor apparatus includes a cell section including at least two transistors. A layer interval insulation coat is formed at least overlying the gate electrode use polysilicon and the gate contact use polysilicon. A source electrode metal coat is formed overlying the semiconductor substrate and insulated from the gate electrode use polysilicon and the gate contact use polysilicon, and is electrically connected to the body diffusion layer and the source diffusion layer. A gate use connection hole is formed on the layer interval insulation coat overlying the gate contact use polysilicon. The gate use connection hole has a width larger than that of the trench. A gate electrode metal coat is formed on the gate use connection hole and the layer interval insulation coat. The polysilicon coat is formed at the same level or lower than the surface of the semiconductor substrate.
22 Citations
8 Claims
-
1. A semiconductor apparatus comprising:
-
a cell section including at least two transistors, said cell section including; a drain layer including a semiconductor substrate, a trench formed on the surface of the semiconductor substrate having a depth reaching the drain layer, a gate electrode use polysilicon formed in the trench via a gate insulation coat, a body diffusion layer formed overlying the semiconductor substrate, said body diffusion layer neighboring the trench and shallower than the trench, and a source diffusion layer formed overlying the semiconductor substrate, said source diffusion layer neighboring the trench and the body diffusion layer and shallower than the body diffusion layer, a gate contact section including; a gate contact use concave section formed overlying the semiconductor substrate, said gate contact use concave section being separated from the cell section and formed in succession with the trench and having a larger width than that of the trench, and a gate contact use polysilicon formed in the gate contact use concave section via an insulation coat and electrically connected to the gate electrode use polysilicon, a layer interval insulation coat formed at least overlying the gate electrode use polysilicon and the gate contact use polysilicon; a source electrode metal coat formed overlying the semiconductor substrate, said source electrode metal coat being insulated from the gate electrode use polysilicon and the gate contact use polysilicon, and being electrically connected to the body diffusion layer and the source diffusion layer; a gate use connection hole formed on the layer interval insulation coat overlying the gate contact use polysilicon, said gate use connection hole having a width larger than that of the trench; and a gate electrode metal coat formed on the rate use connection hole and the layer interval insulation coat; wherein the gate contact use polysilicon is formed one of at the same level with and lower than the surface of the semiconductor substrate, and wherein the upper surfaces of the gate electrode use polysilicon and the gate contact use polysilicon are lower than the surface of the semiconductor substrate, further comprising a silicon oxide coat formed between the gate contact use polysilicon and the layer interval insulation coat and being separated with an interval from a sidewall of the gate contact use concave section, the upper surface of said silicon oxide coat being the same level with the surface of the semiconductor substrate.
-
-
2. A semiconductor apparatus comprising:
-
a cell section including at least two transistors, said cell section including; a drain layer including a semiconductor substrate, a trench formed on the surface of the semiconductor substrate having a depth reaching the drain layer, a gate electrode use polysilicon formed in the trench via a gate insulation coat, a body diffusion layer formed overlying the semiconductor substrate, said body diffusion layer neighboring the trench and shallower than the trench, and a source diffusion layer formed overlying the semiconductor substrate, said source diffusion layer neighboring the trench and the body diffusion layer and shallower than the body diffusion layer, a gate contact section including; a gate contact use concave section formed overlying the semiconductor substrate, said gate contact use concave section being separated from the cell section and formed in succession with the trench and having a larger width than that of the trench, and a gate contact use polysilicon formed in the gate contact use concave section via an insulation coat and electrically connected to the gate electrode use polysilicon, a layer interval insulation coat formed at least overlying the gate electrode use polysilicon and the gate contact use polysilicon; a source electrode metal coat formed overlying the semiconductor substrate, said source electrode metal coat being insulated from the gate electrode use polysilicon and the gate contact use polysilicon, and being electrically connected to the body diffusion layer and the source diffusion layer; a gate use connection hole formed on the layer interval insulation coat overlying the gate contact use polysilicon, said gate use connection hole having a width larger than that of the trench; and a gate electrode metal coat formed on the gate use connection hole and the layer interval insulation coat; a protection element use concave section formed on the surface of the semiconductor substrate with a larger width than that of the trench; and a protection element having a PN diode formed from a protection element use polysilicon, said PN diode being formed in the protection element use concave section via an insulation coat, wherein the gate contact use polysilicon is formed one of at the same level with and lower than the surface of the semiconductor substrate, and wherein said layer interval insulation coat is also formed on the protection element use polysilicon, and the protection element use polysilicon is electrically connected between the source electrode metal coat and the gate electrode metal coat. - View Dependent Claims (3, 4)
-
-
5. A semiconductor apparatus comprising:
-
a cell section including at least two transistors, said cell section including; a drain layer including a semiconductor substrate, a trench formed on the surface of the semiconductor substrate having a depth reaching the drain layer, a gate electrode use polysilicon formed in the trench via a gate insulation coat, a body diffusion layer formed overlying the semiconductor substrate, said body diffusion layer neighboring the trench and shallower than the trench, and a source diffusion layer formed overlying the semiconductor substrate, said source diffusion layer neighboring the trench and the body diffusion layer and shallower than the body diffusion layer, a gate contact section including; a gate contact use concave section formed overlying the semiconductor substrate, said gate contact use concave section being separated from the cell section and formed in succession with the trench and having a larger width than that of the trench, and a gate contact use polysilicon formed in the gate contact use concave section via an insulation coat and electrically connected to the gate electrode use polysilicon, a layer interval insulation coat formed at least overlying the gate electrode use polysilicon and the gate contact use polysilicon; a source electrode metal coat formed overlying the semiconductor substrate, said source electrode metal coat being insulated from the gate electrode use polysilicon and the gate contact use polysilicon and being electrically connected to the body diffusion layer and the source diffusion layer; a gate use connection hole formed on the layer interval insulation coat overlying the gate contact use polysilicon, said gate use connection hole having a width larger than that of the trench; and a gate electrode metal coat formed on the gate use connection hole and the layer interval insulation coat; a resistance element use concave section formed on the surface of the semiconductor substrate with a larger width than that of the trench, and a resistance element use polysilicon arranged in the resistance element use concave section via an insulation coat; wherein the gate contact use polysilicon is formed one of at the same level with and lower than the surface of the semiconductor substrate, and wherein said layer interval insulation coat is also formed overlying the resistance element use polysilicon. - View Dependent Claims (6, 7, 8)
-
Specification