Lateral trench MOSFET with direct trench polysilicon contact and method of forming the same
First Claim
Patent Images
1. A lateral trench MOSFET comprising:
- a semiconductor substrate;
a trench formed in the substrate, the trench being lined with a first dielectric layer and containing a conductive material, the first dielectric layer electrically insulating the conductive material from the substrate, the trench comprising an LTDMOS segment and a gate bus segment;
a body region of a first conductivity type abutting a sidewall of the LTDMOS segment of the trench;
a source region of second conductivity type positioned at a top surface of the substrate and adjoining the body region;
a drift region of the second conductivity type adjoining the body region and the sidewall of the LTDMOS segment of the trench;
a drain region of the second conductivity type adjoining the drift region and being positioned at the surface of the substrate at a location laterally spaced apart from the source region;
a second dielectric layer disposed above a top surface of the substrate, a contact hole being formed in the second dielectric layer over the gate bus segment of the trench; and
a gate metal layer above the second dielectric layer, the gate metal layer being in electrical contact with the conductive material in the gate bus segment of the trench via the contact hole.
2 Assignments
0 Petitions
Accused Products
Abstract
A lateral trench MOSFET includes a trench containing a device segment and a gate bus segment. The gate bus segment of the trench is contacted by a conductive plug formed in a dielectric layer overlying the substrate, thereby avoiding the need for the conventional surface polysilicon bridge layer. The conductive plug is formed in a substantially vertical hole in the dielectric layer. The gate bus segment may be wider than the device segment of the trench. A method includes forming a shallow trench isolation (STI) while the conductive material in the trench is etched.
-
Citations
22 Claims
-
1. A lateral trench MOSFET comprising:
-
a semiconductor substrate; a trench formed in the substrate, the trench being lined with a first dielectric layer and containing a conductive material, the first dielectric layer electrically insulating the conductive material from the substrate, the trench comprising an LTDMOS segment and a gate bus segment; a body region of a first conductivity type abutting a sidewall of the LTDMOS segment of the trench; a source region of second conductivity type positioned at a top surface of the substrate and adjoining the body region; a drift region of the second conductivity type adjoining the body region and the sidewall of the LTDMOS segment of the trench; a drain region of the second conductivity type adjoining the drift region and being positioned at the surface of the substrate at a location laterally spaced apart from the source region; a second dielectric layer disposed above a top surface of the substrate, a contact hole being formed in the second dielectric layer over the gate bus segment of the trench; and a gate metal layer above the second dielectric layer, the gate metal layer being in electrical contact with the conductive material in the gate bus segment of the trench via the contact hole. - View Dependent Claims (2, 3, 4, 5, 6)
-
-
7. A trench semiconductor device comprising:
-
a semiconductor substrate; a trench formed in the substrate, the trench being lined with a first dielectric layer and containing a conductive material, the first dielectric layer electrically insulating the conductive material from the substrate, the trench comprising an device segment and a gate bus segment; a second dielectric layer disposed above a top surface of the substrate, a contact hole being formed in the second dielectric layer over the gate bus segment of the trench, the contact hole having substantially vertical sidewalls, the sidewalls intersecting the conductive material in the gate bus segment of the trench; a gate metal layer disposed above the second dielectric layer, the gate metal layer comprising a first metal; and a conductive contact plug disposed in the contact hole, the contact plug providing electrical contact between the gate metal layer and the conductive material in the gate bus segment of the trench, the contact plug comprising a second metal different from the first metal. - View Dependent Claims (8, 9, 10, 11, 12, 13, 14, 15, 16, 17, 18)
-
-
19. A semiconductor arrangement comprising:
-
a semiconductor substrate; a trench formed in the substrate, the trench being lined with a first dielectric layer and containing a conductive material, the first dielectric layer electrically insulating the conductive material from the substrate, the trench comprising an device segment and a gate bus segment, a top surface of the conductive material in the trench being depressed with respect to the top surface of the substrate; a first semiconductor device located adjacent the device segment of the trench; a second dielectric layer disposed above a top surface of the substrate, a contact hole being formed in the second dielectric layer over the gate bus segment of the trench, the contact hole having substantially vertical sidewalls, the sidewalls intersecting the conductive material in the gate bus segment of the trench; a gate metal layer above the second dielectric layer, the gate metal layer being in electrical contact with the conductive material in the gate bus segment of the trench via the contact hole; a third dielectric layer, the third dielectric layer being located in the trench between the top surface of the conductive material and the second dielectric layer; a shallow isolation trench formed in the substrate, the shallow isolation trench containing the third dielectric layer. - View Dependent Claims (20, 21, 22)
-
Specification