×

Accurate capacitance measurement for ultra large scale integrated circuits

  • US 7,772,868 B2
  • Filed: 12/28/2007
  • Issued: 08/10/2010
  • Est. Priority Date: 06/29/2007
  • Status: Active Grant
First Claim
Patent Images

1. A method of measuring parasitic capacitance in a semiconductor device, said method comprising:

  • providing a first test structure having a first array of unit cells, each unit cell of said first array comprising a first gate electrode, a first plurality of to-be-measured contacts, and a first plurality of adjacent conductive features;

    applying a first bias to the first gate electrode and a second bias to the first plurality of to-be-measured contacts and to the first plurality of adjacent conductive features;

    measuring a first capacitance on said first test structure between said first bias and said second bias;

    providing a second test structure formed having a second array of unit cells, wherein each unit cell of said second array comprises a second gate electrode and a second plurality of adjacent conductive features, said each unit cell of said second array having no to-be-measured contacts;

    wherein the second gate electrode is substantially similar to the first gate electrode, and the second plurality of adjacent conductive features is substantially similar to the first plurality of adjacent conductive features;

    applying the first bias to the second gate electrode and the second bias to the second plurality of adjacent conductive features;

    measuring a second capacitance on the second test structure between the first bias and the second bias; and

    calculating a parasitic capacitance Cco-po between said first gate electrode and said first plurality of to-be-measured contacts using said first and second capacitances.

View all claims
  • 1 Assignment
Timeline View
Assignment View
    ×
    ×