High frequency receiver preamplifier with CMOS rail-to-rail capability
First Claim
1. A folded cascode preamplifier, comprising:
- an open-loop high frequency differential amplifier with PMOS and NMOS transistor pairs coupled to differential inputs, where first and second resistive means are connected in series between drains of transistors of first and second current sources and the sources of each of said PMOS and NMOS transistor pairs, respectively, to force transistors of said first and second current sources into the triode region of their operation thus reducing the tail current of both PMOS and NMOS transistor pairs when active at the same time, such that when either PMOS and NMOS transistor pair is active, the overall transconductance is the same as when both PMOS and NMOS transistor pairs are active, independent of the common mode input voltage applied to said differential inputs, where the drains of both PMOS and NMOS transistor pairs are in communication with differential summing outputs; and
an output stage coupled to said differential summing outputs to amplify the currents summed at said differential summing outputs.
3 Assignments
0 Petitions
Accused Products
Abstract
A folded cascode receiver amplifier with constant gain has inputs coupled to PMOS and NMOS differential transistors pairs with scaled geometries. The transconductance of both PMOS and NMOS transistors is the same whether the common mode input voltage is low or high. In a first version the transconductance of both PMOS and NMOS differential transistor pairs is reduced when the common mode input voltage is at mid-rail. Resistive means between current sources and the sources of the PMOS and NMOS transistor pairs force the current source transistors into the triode region of operation. A second version insures a constant voltage gain through control means which maintain a constant ratio of the transconductance of the output stage transistors versus the PMOS and NMOS differential transistor pairs when active.
35 Citations
23 Claims
-
1. A folded cascode preamplifier, comprising:
-
an open-loop high frequency differential amplifier with PMOS and NMOS transistor pairs coupled to differential inputs, where first and second resistive means are connected in series between drains of transistors of first and second current sources and the sources of each of said PMOS and NMOS transistor pairs, respectively, to force transistors of said first and second current sources into the triode region of their operation thus reducing the tail current of both PMOS and NMOS transistor pairs when active at the same time, such that when either PMOS and NMOS transistor pair is active, the overall transconductance is the same as when both PMOS and NMOS transistor pairs are active, independent of the common mode input voltage applied to said differential inputs, where the drains of both PMOS and NMOS transistor pairs are in communication with differential summing outputs; and an output stage coupled to said differential summing outputs to amplify the currents summed at said differential summing outputs. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8)
-
-
9. A folded cascode preamplifier, comprising:
-
an open-loop high frequency differential amplifier having differential inputs and differential current summing outputs, said open-loop differential amplifier having constant transconductance, and thus constant gain and constant maximum slewing current, over a large common mode input voltage range whereby at a low common mode input voltage when only PMOS transistors are active and at a high common mode input voltage when only NMOS transistors are active both said PMOS and said NMOS transistors have the same transconductance, and at a middle input common mode voltage, between said low and said high input voltage when both PMOS and NMOS transistors are active their transconductances are reduced such that their combined transconductance is equal to the individual transconductance of said PMOS and NMOS transistors, said open-loop high frequency differential amplifier further comprising; at least a PMOS differential input pair of transistors, where the gates of said PMOS differential input pair are coupled to said differential inputs, respectively, the sources of said PMOS differential input pair connected together and having a common tail current further connected in series with a first resistive means and a drain of a transistor of a first current source a source of said first current source coupled to a positive power supply, and where the drains of said PMOS differential input pair are coupled to said differential summing outputs, respectively; at least an NMOS differential input pair of transistors, where the gates of said NMOS differential input pair are coupled to said differential inputs, respectively, the sources of said NMOS differential input pair connected together and having a common tail current further connected in series with a second resistive means and a drain of a transistor of a second current source a source of said second current source coupled to a negative power supply, and where the drains of said NMOS differential input pair are coupled via current sources to said differential summing outputs, respectively, and where said current sources supply summing currents derived from said NMOS differential input pair; and an output stage coupled to said differential summing outputs and having differential outputs, said output stage comprising two cascoded current sources in parallel, where said differential summing outputs are coupled to the junction of said cascaded current sources, respectively. - View Dependent Claims (10, 11, 12, 13, 14, 15)
-
-
16. A folded cascode preamplifier, comprising:
-
an open-loop high frequency differential amplifier having differential inputs and differential current summing outputs, said open-loop differential amplifier having constant transconductance, and thus constant gain and constant maximum slewing current, over a large common mode input voltage range whereby at a low common mode input voltage when only PMOS transistors are active and at a high common mode input voltage when only NMOS transistors are active both said PMOS and said NMOS transistors have the same transconductance, and at a middle input common mode voltage, between said low and said high input voltage when both PMOS and NMOS transistors are active their transconductances are reduced such that their combined transconductance is equal to the individual transconductance of said PMOS and NMOS transistors, said open-loop high frequency differential amplifier further comprising; a first and a second PMOS transistor together comprising a PMOS differential input pair, where the gates of said first and said second PMOS transistor are coupled to the first and second terminal of said differential inputs, respectively, the sources of said PMOS differential input pair connected together and having a common tail current further connected in series with a first resistive means and a drain of a transistor of a first current source, a source of said first current source coupled to the terminal of a positive power supply, and where the drains of said first and said second PMOS transistor are coupled to first and second nodes of said differential summing outputs, respectively, to supply a summing current; a first and a second NMOS transistor together comprising an NMOS differential input pair, where the gates of said first and said second NMOS transistor are coupled to said first and second terminal of said differential inputs, respectively, the sources of said NMOS differential input pair connected together and having a common tail current, further connected in series with a second resistive means and a drain of a transistor of a second current source, a source of said second current source coupled to the terminal of a negative power supply, and where the drains of said first and said second NMOS transistor are coupled via a third and a fourth current source to the positive terminal of said power supply, respectively; first and second current mirrors coupled to said positive power supply, their inputs coupled to the drains of said NMOS differential input pair, respectively, the outputs of said first and second current mirror coupled to said second and said first node of said differential summing outputs, respectively, said first and second current mirror supplying a summing current derived from said NMOS differential input pair; and an output stage coupled to said differential summing outputs, said output stage producing an amplified signal at differential outputs, said output stage comprising a first cascoded current source in series with first resistive means coupled between the positive and a negative terminals of a power supply, and a second cascoded current source in series with second resistive means coupled between the positive and the negative terminals of said power supply, where said differential summing outputs are coupled to the junction of said first and said second cascoded current source, respectively, and where said differential outputs of said output stage are coupled between said first and said second resistive means and said first and said second cascoded current source, respectively. - View Dependent Claims (17, 18, 19, 20, 21, 22)
-
-
23. The method of maintaining a constant voltage gain over a large common mode input voltage range for a high frequency receiver preamplifier with rail-to-rail capability, comprising the steps of:
-
a) providing an open-loop differential preamplifier where PMOS and NMOS input transistor pairs are scaled to have the same transconductance; b) connecting resistive means into the tail current paths of each of said PMOS and NMOS input transistor pairs, between their sources and the transistor drains of their respective current sources, thereby forcing current sources in their tail current paths into the triode region of operation; c) reducing thereby the total transconductance of both said PMOS and NMOS input transistor pairs, when active, to that of one active input transistor pair; d) keeping thereby constant the transconductance and the maximum slewing current of said open-loop differential preamplifier regardless of the common mode input voltage; e) coupling current summing outputs to the drains of said PMOS transistor pair; f) coupling said current summing outputs to the drains of said NMOS transistor pair via current sources; and g) coupling an output stage with differential outputs to said current summing outputs to amplify the currents at said current summing outputs.
-
Specification