Stacked non-volatile memory device and methods for fabricating the same
First Claim
Patent Images
1. A memory device, comprising:
- a first word line;
a first charge storage layer over the first word line;
a bit line over the first charge storage layer;
a second charge storage layer over the bit line; and
a second word line over the second charge storage layer, wherein a channel region is located in the bit line between the first and second word lines.
0 Assignments
0 Petitions
Accused Products
Abstract
A stacked non-volatile memory device comprises a plurality of bit line and word line layers stacked on top of each other. The bit line layers comprise a plurality of bit lines that can be formed using advanced processing techniques making fabrication of the device efficient and cost effective. The device can be configured for NAND operation.
98 Citations
21 Claims
-
1. A memory device, comprising:
-
a first word line; a first charge storage layer over the first word line; a bit line over the first charge storage layer; a second charge storage layer over the bit line; and a second word line over the second charge storage layer, wherein a channel region is located in the bit line between the first and second word lines.
-
-
2. A memory device, comprising:
-
first and second conductive lines; a third conductive line crossing and between the first and second conductive lines; a first charge storage layer between the first and third conductive lines; a second charge storage layer between the second and third conductive lines; and a plurality of source/drain regions located in regions of the first and second conductive lines not crossed by the third conductive line, and a plurality of channel regions located in the first and second conductive lines in regions crossed by the third conductive line.
-
-
3. A stacked non-volatile memory device comprising:
-
a plurality of bit line layers, each of the plurality of bit line layers comprising a plurality of bit lines formed from a semiconductor material and separated by dielectric regions, the bit lines in the plurality of bit lines including a plurality of channel regions; and a plurality of word line layers, a given word line layer of the plurality of word line layers comprising a plurality of word lines arranged to cross over channel regions in the pluralities of bit lines in bit line layers above and below the wen word line layer, each word line including; a first trapping structure; a conducting layer; and a second trapping structure. - View Dependent Claims (4, 5, 6, 7, 8, 9, 13, 14, 15, 16, 17, 18, 19)
-
-
10. A stacked non-volatile memory device comprising:
-
a plurality of bit line layers, each of the plurality of bit line layers comprising a plurality of bit lines formed from a semiconductor material and separated by dielectric regions; and a plurality of word line layers, each of the plurality of word line layers comprising a plurality of word lines, each word line including; a first trapping structure; a conducting layer; and a second trapping structure, wherein the first trapping structure comprises a top silicon-oxide-nitride-oxide-silicon-oxide-silicon (SONOSOS) structure. - View Dependent Claims (11, 12)
-
-
20. A stacked non-volatile memory device comprising:
-
a plurality of bit line layers, each of the plurality of bit line layers comprising a plurality of bit lines formed from a semiconductor material and separated by dielectric regions; and a plurality of word line layers, each of the plurality of word line layers comprising a plurality of word lines, each word line including; a first trapping structure; a conducting layer; and a second trapping structure, wherein the first trapping structure comprises a bottom SOSONOS structure.
-
-
21. A stacked non-volatile memory device comprising:
-
a plurality of bit line layers, each of the plurality of bit line layers comprising a plurality of bit lines formed from a semiconductor material and separated by dielectric regions; and a plurality of word line layers, each of the plurality of word line layers comprising a plurality of word lines, each word line including; a first trapping structure; a conducting layer; and a second trapping structure, wherein the first trapping structure comprises forming a silicon-oxide-nitride-oxide-nitride-silicon (SONONS) structure.
-
Specification