Pixel sensor cell with frame storage capability
First Claim
1. A method of operating a semiconductor circuit of an array of complementary metal oxide semiconductor (CMOS) image sensor pixels, said method comprising:
- providing an array of CMOS image sensor pixels, wherein each CMOS image sensor pixel includes a plurality of frame transfer transistors in a serial connection and electrically connected to a photosensitive diode;
exposing an entirety of said array at least twice prior to reading data from said array, wherein a plurality of frames is stored in said plurality of frame transfer transistors, and wherein each of said plurality of frames corresponds to one of said multiple exposures;
shifting said plurality of frames within said plurality of frame transfer transistors away from said photosensitive diode; and
applying a common gate voltage to gate electrodes of every third frame transfer transistor among said plurality of frame transfer transistors or to gate electrodes of every fourth frame transfer transistor among said plurality of frame transfer transistors during said shifting of said plurality of frames.
6 Assignments
0 Petitions
Accused Products
Abstract
A set of frame transfer transistors are provided between a hold gate transistor and a transfer gate transistor of a CMOS image sensor to enable storage of charge generate in the photosensitive diode after exposure. The readout of the charges from the set of frame transfer transistors may be performed after a plurality of exposures of the CMOS image sensor, between each of which charges are shifted toward the transfer gate transistor within the set of frame transfer transistors. Useful operation modes are enabled including a burst mode operation for rapid capture of successive images and high dynamic range operations in which multiple images are taken with different exposure times or a large capacitance is provided by ganging the diffusions of the set of frame transfer transistors.
-
Citations
16 Claims
-
1. A method of operating a semiconductor circuit of an array of complementary metal oxide semiconductor (CMOS) image sensor pixels, said method comprising:
-
providing an array of CMOS image sensor pixels, wherein each CMOS image sensor pixel includes a plurality of frame transfer transistors in a serial connection and electrically connected to a photosensitive diode; exposing an entirety of said array at least twice prior to reading data from said array, wherein a plurality of frames is stored in said plurality of frame transfer transistors, and wherein each of said plurality of frames corresponds to one of said multiple exposures; shifting said plurality of frames within said plurality of frame transfer transistors away from said photosensitive diode; and applying a common gate voltage to gate electrodes of every third frame transfer transistor among said plurality of frame transfer transistors or to gate electrodes of every fourth frame transfer transistor among said plurality of frame transfer transistors during said shifting of said plurality of frames. - View Dependent Claims (2, 3, 4, 5, 6)
-
-
7. A method of operating a semiconductor circuit comprising:
-
providing a semiconductor circuit for an array of complementary metal oxide semiconductor (CMOS) image sensor pixels, wherein each of said CMOS image sensor pixels comprises; a photosensitive diode, a first transistor, wherein a source of said first transistor is directly connected to a terminal of said photosensitive diode, a second transistor, wherein a channel of the said second transistor is electrically coupled to a channel of the first transistor, and a plurality of frame transfer transistors serially connected to said second transistor and configured to store a plurality of frames therein; exposing an entirety of said array at least twice prior to reading data from said array, wherein a plurality of frames is stored in said plurality of frame transfer transistors, and wherein each of said plurality of frames corresponds to one of said multiple exposures; shifting said plurality of frames within said plurality of frame transfer transistors away from said photosensitive diode; and applying a common gate voltage to gate electrodes of every third frame transfer transistor among said plurality of frame transfer transistors or to gate electrodes of every fourth frame transfer transistor among said plurality of frame transfer transistors during said shifting of said plurality of frames. - View Dependent Claims (8, 9, 10, 11, 12, 13, 14)
-
-
15. A method of operating a semiconductor circuit comprising:
-
providing a semiconductor circuit for an array of complementary metal oxide semiconductor (CMOS) image sensor pixels, wherein each of said CMOS image sensor pixels comprises; a photosensitive diode, a first transistor, wherein a source of said first transistor is directly connected to a terminal of said photosensitive diode, a second transistor, wherein a channel of the said second transistor is electrically coupled to a channel of the first transistor, and a plurality of frame transfer transistors serially connected to said second transistor and configured to store a plurality of frames therein; exposing an entirety of said array at least twice prior to reading data from said array, wherein a plurality of frames is stored in said plurality of frame transfer transistors, and wherein each of said plurality of frames corresponds to one of said multiple exposures; and transferring said plurality of frames to a pixel sensing circuit after said multiple exposures, wherein gates of every fourth frame transfer transistor among said plurality of frame transfer transistors are electrically shorted, and wherein gates of adjoining frame transfer transistors are electrically disconnected.
-
-
16. A method of operating a semiconductor circuit comprising:
-
providing a semiconductor circuit for an array of complementary metal oxide semiconductor (CMOS) image sensor pixels, wherein each of said CMOS image sensor pixels comprises; a photosensitive diode, a first transistor, wherein a source of said first transistor is directly connected to a terminal of said photosensitive diode, a second transistor, wherein a channel of the said second transistor is electrically coupled to a channel of the first transistor, and a plurality of frame transfer transistors serially connected to said second transistor and configured to store a plurality of frames therein; exposing an entirety of said array at least twice prior to reading data from said array, wherein a plurality of frames is stored in said plurality of frame transfer transistors, and wherein each of said plurality of frames corresponds to one of said multiple exposures; and transferring said plurality of frames to a pixel sensing circuit after said multiple exposures, wherein gates of every third frame transfer transistor among said plurality of frame transfer transistors are electrically shorted, and wherein gates of adjoining frame transfer transistors are electrically disconnected.
-
Specification