Fabrication method of power semiconductor structure with low gate charge
First Claim
1. A fabrication method of a trenched power semiconductor structure, comprising the steps of:
- providing a substrate, which has a drain zone being defined therein;
forming a gate trench in the substrate;
forming a dielectric layer on inner surfaces of the gate trench;
forming a spacer covering the dielectric layer on a sidewall of the gate trench;
forming a polysilicon structure in a space at a bottom of the gate trench, and the space being defined by the spacer;
removing an unwanted portion of the spacer with the dielectric layer and the polysilicon structure as a mask by using etching back technology;
removing an unwanted portion of the dielectric layer with a remained portion of the spacer as an etching mask to expose the inner surface of an upper portion of the gate trench;
wherein the remained portion of the spacer being left on the sidewall of the gate trench;
forming a gate dielectric layer on the inner surface of the upper portion of the gate trench; and
forming a polysilicon gate in the upper portion of the gate trench;
wherein the polysilicon structure is used to increase a distance between the polysilicon gate and the drain zone;
wherein an upper edge of the spacer is located above an upper edge of the polysilicon structure.
2 Assignments
0 Petitions
Accused Products
Abstract
A fabrication method of a trenched power semiconductor structure with low gate charge is provided. Firstly, a substrate is provided. Then, a gate trench is formed in the substrate. Afterward, a dielectric layer is formed on the inner surfaces of the gate trench. Then, a spacer is formed on the dielectric layer covering the sidewall of the gate trench. Thereafter, a plug structure is formed in the space at the bottom of the gate trench, which is defined by the spacer. Then, a portion of the spacer is removed with the dielectric structure and the plug structure as an etching mask. Thereafter, a portion of the dielectric layer is removed with the remained spacer as an etching mask to expose the inner surface of the upper portion of the gate trench. Afterward, with the remained spacer being kept, a gate dielectric layer is formed on the inner surface of the upper portion of the gate trench, and then a polysilicon gate is filled into the upper portion of the gate trench.
4 Citations
8 Claims
-
1. A fabrication method of a trenched power semiconductor structure, comprising the steps of:
-
providing a substrate, which has a drain zone being defined therein; forming a gate trench in the substrate; forming a dielectric layer on inner surfaces of the gate trench; forming a spacer covering the dielectric layer on a sidewall of the gate trench; forming a polysilicon structure in a space at a bottom of the gate trench, and the space being defined by the spacer; removing an unwanted portion of the spacer with the dielectric layer and the polysilicon structure as a mask by using etching back technology; removing an unwanted portion of the dielectric layer with a remained portion of the spacer as an etching mask to expose the inner surface of an upper portion of the gate trench; wherein the remained portion of the spacer being left on the sidewall of the gate trench; forming a gate dielectric layer on the inner surface of the upper portion of the gate trench; and forming a polysilicon gate in the upper portion of the gate trench; wherein the polysilicon structure is used to increase a distance between the polysilicon gate and the drain zone; wherein an upper edge of the spacer is located above an upper edge of the polysilicon structure. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8)
-
Specification