Structure and method to form EDRAM on SOI substrate
First Claim
1. A memory device comprising:
- a trench capacitor located in a semiconductor substrate, the trench capacitor comprising an outer electrode provided by a doped portion of the semiconductor substrate, an inner electrode provided by a conductive fill material, and a node dielectric layer located between the outer electrode and the inner electrode;
a semiconductor device positioned centrally over the trench capacitor, wherein the semiconductor device comprises a source region, a drain region, and a gate structure, wherein the semiconductor device is formed on a semiconductor layer that is separated from the semiconductor substrate by a dielectric layer;
a first contact extending from an upper surface of the semiconductor layer into electrical contact with the semiconductor substrate; and
a second contact from the drain region of the semiconductor device into electrical contact with the conductive fill material of the trench capacitor.
7 Assignments
0 Petitions
Accused Products
Abstract
A memory device is provided that in one embodiment includes a trench capacitor located in a semiconductor substrate including an outer electrode provided by the semiconductor substrate, an inner electrode provided by a conductive fill material, and a node dielectric layer located between the outer electrode and the inner electrode; and a semiconductor device positioned centrally over the trench capacitor. The semiconductor device includes a source region, a drain region, and a gate structure, in which the semiconductor device is formed on a semiconductor layer that is separated from the semiconductor substrate by a dielectric layer. A first contact is present extending from an upper surface of the semiconductor layer into electrical contact with the semiconductor substrate, and a second contact from the drain region of the semiconductor device in electrical contact to the conductive material within the at least one trench.
8 Citations
11 Claims
-
1. A memory device comprising:
-
a trench capacitor located in a semiconductor substrate, the trench capacitor comprising an outer electrode provided by a doped portion of the semiconductor substrate, an inner electrode provided by a conductive fill material, and a node dielectric layer located between the outer electrode and the inner electrode; a semiconductor device positioned centrally over the trench capacitor, wherein the semiconductor device comprises a source region, a drain region, and a gate structure, wherein the semiconductor device is formed on a semiconductor layer that is separated from the semiconductor substrate by a dielectric layer; a first contact extending from an upper surface of the semiconductor layer into electrical contact with the semiconductor substrate; and a second contact from the drain region of the semiconductor device into electrical contact with the conductive fill material of the trench capacitor. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8)
-
-
9. A device comprising:
-
a first memory device comprising a first trench capacitor having a first trench of a first width, the first trench capacitor comprising a first outer electrode provided by a first doped portion of a semiconductor substrate, a first inner electrode provided by a first conductive fill material present within the first trench, and a first node dielectric layer located between the first outer electrode and the first inner electrode, the first memory device further including a first semiconductor device located over the first trench capacitor and being separated from the first trench capacitor by a dielectric layer, wherein the first semiconductor device in electrical contact with the first trench capacitor through a first electrical contact extending from a drain of the first semiconductor device through the dielectric layer to the first inner electrode of the first trench capacitor, wherein the first semiconductor device is positioned centrally over the first trench capacitor; and a second memory device comprising a second trench capacitor having a second trench of a second width, the second trench capacitor comprising a second outer electrode provided by a second doped portion of the semiconductor substrate, a second inner electrode provided by a second conductive fill material, and a second node dielectric layer located between the second outer electrode and the second inner electrode, the second memory device further including a second semiconductor device located over the second trench capacitor and being separated from the second trench capacitor by the dielectric layer, the second semiconductor device in electrical contact with the second trench capacitor through a second electrical contact extending from a drain of the second semiconductor device through the dielectric layer to the second inner electrode of the second trench capacitor, wherein the second width of the second trench is greater than the first width of the first trench, wherein the second semiconductor device is positioned centrally over the second trench capacitor. - View Dependent Claims (10, 11)
-
Specification