Ascertaining configuration by storing data signals in a topology register
First Claim
Patent Images
1. A process of determining a configuration of individual components in a system of components connected to clock, control, data in, and data out leads, the process comprising:
- A. receiving certain logic signals on the data in and data out leads;
B. stepping, in a component, through one of data register and instruction register scan states in response to signals received on the clock and control leads; and
C. storing in a topology register in the component, other than a data register and an instruction register, the certain logic signals received on the data in and data out leads during at least one of the scan states.
1 Assignment
0 Petitions
Accused Products
Abstract
Topology discovery of a target system having a plurality of components coupled with a scan topology may be performed by driving a low logic value on the data input signal and a data output signal of the scan topology. An input data value and an output data value for each of the plurality of components is sampled and recorded. A low logic value is then scanned through the scan path and recorded at each component. The scan topology may be determined based on the recorded data values and the recorded scan values.
19 Citations
3 Claims
-
1. A process of determining a configuration of individual components in a system of components connected to clock, control, data in, and data out leads, the process comprising:
-
A. receiving certain logic signals on the data in and data out leads; B. stepping, in a component, through one of data register and instruction register scan states in response to signals received on the clock and control leads; and C. storing in a topology register in the component, other than a data register and an instruction register, the certain logic signals received on the data in and data out leads during at least one of the scan states. - View Dependent Claims (2, 3)
-
Specification