Latched comparator having isolation inductors
First Claim
Patent Images
1. An apparatus comprising:
- a voltage rail;
a series-shunt amplifier having;
a pre-amplifier having a first input terminal, a second input terminal, a first output terminal, and a second output terminal, wherein the first and second input terminals of the pre-amplifier receives a differential input signal;
a first inductor that is coupled between the voltage rail and the first output terminal;
a second inductor that is coupled to between the voltage rail and the second output terminal;
a third inductor that is coupled to the first output terminal; and
a fourth inductor that is coupled to the second output terminal; and
a latch that is coupled to the third and fourth inductors, wherein the latch is activated during a hold phase and deactivated during a track phase, wherein the latch includes;
a first grounding transistor that is coupled between third inductor and ground so as to provide a first path to ground for the third inductor in the tracking phase; and
a second grounding transistor that is coupled to fourth inductor and ground so as to provide a second path to ground for the fourth inductor in the tracking phase.
1 Assignment
0 Petitions
Accused Products
Abstract
Traditionally, latched comparators have suffered from performance problems related to exposure of the latch to load capacitances. Even attempts to isolate the latch from the load capacitances by way of resistors has resulted in performance problems (namely, voltage swing degradation). Here, however, a latched comparator is provided that employs inductors to generally provide isolation from load capacitances, which generally improves performance. Moreover, the latch has been modified to accommodate the inductors during a track period (namely, provision of grounding paths).
16 Citations
7 Claims
-
1. An apparatus comprising:
-
a voltage rail; a series-shunt amplifier having; a pre-amplifier having a first input terminal, a second input terminal, a first output terminal, and a second output terminal, wherein the first and second input terminals of the pre-amplifier receives a differential input signal; a first inductor that is coupled between the voltage rail and the first output terminal; a second inductor that is coupled to between the voltage rail and the second output terminal; a third inductor that is coupled to the first output terminal; and a fourth inductor that is coupled to the second output terminal; and a latch that is coupled to the third and fourth inductors, wherein the latch is activated during a hold phase and deactivated during a track phase, wherein the latch includes; a first grounding transistor that is coupled between third inductor and ground so as to provide a first path to ground for the third inductor in the tracking phase; and a second grounding transistor that is coupled to fourth inductor and ground so as to provide a second path to ground for the fourth inductor in the tracking phase. - View Dependent Claims (2, 3, 4)
-
-
5. An apparatus comprising:
-
a first voltage rail; a second voltage rail; a first inductor that is coupled to the first voltage rail; a second inductor that is coupled to the first voltage rail; a first resistor that is coupled to the first inductor; a second resistor that is coupled to the second inductor; a pre-amplifier having; a first output terminal that is coupled to the first resistor; a second output terminal that is coupled to the second resistor; a first NMOS transistor that is coupled to the first output terminal at its drain and to the first voltage rail at its gate; a second NMOS transistor that is coupled to the second output terminal at its drain and to the first voltage rail at its gate; a third NMOS transistor that is coupled to the source of the first NMOS transistor at its drain and that receives a first portion of a differential input signal its gate; a fourth NMOS transistor that is coupled to the source of the second NMOS transistor at its drain and that receives a second portion of the differential input signal at its gate; and a fifth NMOS transistor that is coupled to the sources of the third and fourth NMOS transistors at its drain, that is coupled to the second voltage rail at its source, and that receives a bias voltage at its gate; a third inductor that is coupled to the first output terminal; and a fourth inductor that is coupled to the second output terminal; and a latch having; a sixth NMOS transistor that is coupled to the third inductor at its drain and to the fourth inductor at its gate; a seventh NMOS transistor that is coupled to the fourth inductor at its drain and to the third inductor at its gate; an eighth NMOS transistor that is coupled to the sources of the sixth and seventh NMOS transistors at its drain, that is coupled to the second voltage rail at its drain, and that receives a latch signal at its gate; a ninth NMOS transistor that is coupled to the third inductor at its drain, that is coupled to the second voltage rail at its source, and that receives an inverted latch signal at its gate; and a tenth NMOS transistor that is coupled to the fourth inductor at its drain, that is coupled to the second voltage rail at its source, and that receives the inverted latch signal at its gate. - View Dependent Claims (6, 7)
-
Specification