Semiconductor device
First Claim
Patent Images
1. A semiconductor device comprising:
- a source line;
a bit line;
a first signal line;
a plurality of second signal lines;
a plurality of word lines;
a plurality of memory cells connected to each other in parallel between the source line and the bit line;
a first driver circuit configured to drive the plurality of second signal lines and the plurality of word lines so that a memory cell specified from the plurality of memory cells by an address signal input to the first driver circuit is selected;
a second driver circuit configured to select and output any of a plurality of writing potentials to the first signal line;
a reading circuit configured to compare a potential of the bit line and a plurality of reference potentials to read data out; and
a potential generating circuit configured to generate and supply the plurality of writing potentials and the plurality of reference potentials to the second driver circuit and the reading circuit,wherein one of the plurality of memory cells comprises;
a first transistor including a first gate electrode, a first source electrode, and a first drain electrode;
a second transistor including a second gate electrode, a second source electrode, and a second drain electrode; and
a third transistor including a third gate electrode, a third source electrode, and a third drain electrode,wherein the first transistor is provided on a substrate including a semiconductor material,wherein the second transistor includes an oxide semiconductor layer,wherein the first gate electrode and one of the second source electrode and the second drain electrode are electrically connected to each other,wherein the source line and the first source electrode are electrically connected to each other,wherein the first drain electrode and the third source electrode are electrically connected to each other,wherein the bit line and the third drain electrode are electrically connected to each other,wherein the first signal line and the other of the second source electrode and the second drain electrode are electrically connected to each other,wherein one of the plurality of second signal lines and the second gate electrode are electrically connected to each other, andwherein one of the plurality of word lines and the third gate electrode are electrically connected to each other.
1 Assignment
0 Petitions
Accused Products
Abstract
An object is to provide a semiconductor device having a novel structure. A first wiring; a second wiring; a third wiring, a fourth wiring; a first transistor including a first gate electrode, a first source electrode, and a first drain electrode; a second transistor including a second gate electrode, a second source electrode, and a second drain electrode are included. The first transistor is provided over a substrate including a semiconductor material and a second transistor includes an oxide semiconductor layer.
-
Citations
28 Claims
-
1. A semiconductor device comprising:
-
a source line; a bit line; a first signal line; a plurality of second signal lines; a plurality of word lines; a plurality of memory cells connected to each other in parallel between the source line and the bit line; a first driver circuit configured to drive the plurality of second signal lines and the plurality of word lines so that a memory cell specified from the plurality of memory cells by an address signal input to the first driver circuit is selected; a second driver circuit configured to select and output any of a plurality of writing potentials to the first signal line; a reading circuit configured to compare a potential of the bit line and a plurality of reference potentials to read data out; and a potential generating circuit configured to generate and supply the plurality of writing potentials and the plurality of reference potentials to the second driver circuit and the reading circuit, wherein one of the plurality of memory cells comprises; a first transistor including a first gate electrode, a first source electrode, and a first drain electrode; a second transistor including a second gate electrode, a second source electrode, and a second drain electrode; and a third transistor including a third gate electrode, a third source electrode, and a third drain electrode, wherein the first transistor is provided on a substrate including a semiconductor material, wherein the second transistor includes an oxide semiconductor layer, wherein the first gate electrode and one of the second source electrode and the second drain electrode are electrically connected to each other, wherein the source line and the first source electrode are electrically connected to each other, wherein the first drain electrode and the third source electrode are electrically connected to each other, wherein the bit line and the third drain electrode are electrically connected to each other, wherein the first signal line and the other of the second source electrode and the second drain electrode are electrically connected to each other, wherein one of the plurality of second signal lines and the second gate electrode are electrically connected to each other, and wherein one of the plurality of word lines and the third gate electrode are electrically connected to each other. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8, 9, 10)
-
-
11. A semiconductor device comprising:
-
a source line; a bit line; a first signal line; a plurality of second signal lines; a plurality of word lines; a plurality of memory cells connected to each other in parallel between the source line and the bit line; a first driver circuit configured to drive the plurality of second signal lines and the plurality of word lines so that a memory cell specified from the plurality of memory cells by an address signal input to the first driver circuit is selected; a second driver circuit configured to select and output any of a plurality of writing potentials to the first signal line; a reading circuit including a reference memory cell, the reading circuit configured to compare conductance of the specified memory cell and conductance of the reference memory cell to read data out; and a potential generating circuit configured to generate and supply the plurality of writing potentials and a plurality of reference potentials to the second driver circuit and the reading circuit, wherein one of the plurality of memory cells comprises; a first transistor including a first gate electrode, a first source electrode, and a first drain electrode; a second transistor including a second gate electrode, a second source electrode, and a second drain electrode; and a third transistor including a third gate electrode, a third source electrode, and a third drain electrode, wherein the first transistor is provided on a substrate including a semiconductor material, wherein the second transistor includes an oxide semiconductor layer, wherein the first gate electrode and one of the second source electrode and the second drain electrode are electrically connected to each other, wherein the source line and the first source electrode are electrically connected to each other, wherein the first drain electrode and the third source electrode are electrically connected to each other, wherein the bit line and the third drain electrode are electrically connected to each other, wherein the first signal line and the other of the second source electrode and the second drain electrode are electrically connected to each other, wherein one of the plurality of second signal lines and the second gate electrode are electrically connected to each other, and wherein one of the plurality of word lines and the third gate electrode are electrically connected to each other. - View Dependent Claims (12, 13, 14, 15, 16, 17, 18, 19)
-
-
20. A semiconductor device comprising:
-
a source line; a bit line; a first signal line; a plurality of second signal lines; a plurality of word lines; a plurality of memory cells connected to each other in parallel between the source line and the bit line; a first driver circuit configured to drive the plurality of second signal lines and the plurality of word lines so that a memory cell specified from the plurality of memory cells by an address signal input to the first driver circuit, is selected, and configured to select and output any of a plurality of reference potentials input to the first driver circuit, to one selected from the plurality of word lines; a second driver circuit configured to select and output any of a plurality of writing potentials to the first signal line; a reading circuit electrically connected to the bit line and configured to read out data by reading out conductance of the specified memory cell; and a potential generating circuit configured to generate and supply the plurality of writing potentials and the plurality of reference potentials to the second driver circuit and the reading circuit, wherein one of the plurality of memory cells comprises; a first transistor including a first gate electrode, a first source electrode, and a first drain electrode; a second transistor including a second gate electrode, a second source electrode, and a second drain electrode; and a capacitor, wherein the first transistor is provided on a substrate including a semiconductor material, wherein the second transistor includes an oxide semiconductor layer, wherein the first gate electrode, one of the second source electrode and the second drain electrode, and one electrode of the capacitor are electrically connected to each other, wherein the source line and the first source electrode are electrically connected to each other, wherein the bit line and the first drain electrode are electrically connected to each other, wherein the first signal line and the other of the second source electrode and the second drain electrode are electrically connected to each other, wherein one of the plurality of second signal lines and the second gate electrode are electrically connected to each other, and wherein one of the plurality of word lines and the other electrode of the capacitor are electrically connected to each other. - View Dependent Claims (21, 22, 23, 24, 25, 26, 27, 28)
-
Specification