Top layers of metal for integrated circuits
First Claim
Patent Images
1. An integrated circuit chip, comprising:
- a silicon substrate;
multiple MOS devices in and on said silicon substrate;
a first metallization structure over said silicon substrate,a passivation layer over said first metallization structure, wherein a first opening in said passivation layer is over a first contact point of said first metallization structure, and said first contact point is at a bottom of said first opening, and wherein a second opening in said passivation layer is over a second contact point of said first metallization structure; and
said second contact point is at a bottom of said second opening; and
a second metallization structure on said passivation layer and said first and second contact points, wherein there is no polymer layer between said second metallization structure and said passivation layer, wherein said first contact point is connected to said second contact point through said second metallization structure, wherein said second metallization structure comprises a metal line having a sheet resistance smaller than 7 milliohms per square and having a width greater than 2 micrometers, wherein said second metallization structure comprises a titanium-containing layer having a thickness between 0.01 and 3 micrometers, a first copper layer having a thickness between 0.05 and 3 nicrometers on said titanium-containing layer, and a second copper layer having a thickness between 2 and 100 micrometers on said first copper layer, wherein an undercut with an edge of said titanium-containing layer from an edge of said first copper layer is between 0.03 and 2 micrometers.
5 Assignments
0 Petitions
Accused Products
Abstract
The present invention adds one or more thick layers of polymer dielectric and one or more layers of thick, wide metal lines on top of a finished semiconductor wafer, post-passivation. The thick, wide metal lines may be used for long signal paths and can also be used for power buses or power planes, clock distribution networks, critical signal, and re-distribution of I/O pads.
-
Citations
20 Claims
-
1. An integrated circuit chip, comprising:
-
a silicon substrate; multiple MOS devices in and on said silicon substrate; a first metallization structure over said silicon substrate, a passivation layer over said first metallization structure, wherein a first opening in said passivation layer is over a first contact point of said first metallization structure, and said first contact point is at a bottom of said first opening, and wherein a second opening in said passivation layer is over a second contact point of said first metallization structure; and
said second contact point is at a bottom of said second opening; anda second metallization structure on said passivation layer and said first and second contact points, wherein there is no polymer layer between said second metallization structure and said passivation layer, wherein said first contact point is connected to said second contact point through said second metallization structure, wherein said second metallization structure comprises a metal line having a sheet resistance smaller than 7 milliohms per square and having a width greater than 2 micrometers, wherein said second metallization structure comprises a titanium-containing layer having a thickness between 0.01 and 3 micrometers, a first copper layer having a thickness between 0.05 and 3 nicrometers on said titanium-containing layer, and a second copper layer having a thickness between 2 and 100 micrometers on said first copper layer, wherein an undercut with an edge of said titanium-containing layer from an edge of said first copper layer is between 0.03 and 2 micrometers. - View Dependent Claims (2, 3, 4, 5)
-
-
6. A circuit component comprising:
-
an integrated circuit chip comprising a silicon substrate, multiple MOS devices in and on said silicon substrate, a first metallization structure over said silicon substrate, a passivation layer over said first metallization structure, wherein a first opening in said passivation layer is over a first contact point of said first metallization structure, and said first contact point is at a bottom of said first opening, and wherein a second opening in said passivation layer is over a second contact point of said first metallization structure, and said second contact point is at a bottom of said second opening, and a second metallization structure on said passivation layer and said first and second contact points, wherein there is no polymer layer between said passivation layer and said second metallization structure, wherein said first contact point is connected to said second contact point through said second metallization structure, wherein said second metallization structure comprises a metal line having a sheet resistance smaller than 7 milliohms per square and having a width greater than 2 micrometers and a thickness between 2 and 100 micrometers, wherein said second metallization structure comprises a titanium-containing layer having a thickness between 0.01 and 3 micrometers, a seed layer having a thickness between 0.05 and 3 micrometers on said titanium- containing layer, and a palladium layer over said seed layer, wherein an undercut with an edge of said titanium-containing layer recessed from an edge of said seed layer is between 0.03 and 2 micrometers; and a wirebond connected to said second metallization structure. - View Dependent Claims (7, 8, 9, 10, 11)
-
-
12. A circuit component comprising:
-
an integrated circuit chip comprising a silicon substrate, multiple MOS devices in and on said silicon substrate, a first metallization structure over said silicon substrate, a passivation layer over said first metallization structure, wherein a first opening in said passivation layer is over a first contact point of a first metal interconnect of said first metallization structure, and said first contact point is at a bottom of said first opening, and wherein a second opening in said passivation layer is over a second contact point of a second metal interconnect of said first metallization structure, and said second contact point is at a bottom of said second opening, wherein said first metal interconnect has a portion spaced apart from said second metal interconnect, and a second metallization structure on said passivation layer and said first and second contact points, wherein there is no polymer layer between said passivation layer and said second metallization structure, wherein said first contact point is connected to said second contact point through said second metallization structure, wherein said second metallization structure comprises a metal line having a sheet resistance smaller than 7 milliohms per square and having a width greater than 2 micrometers and a thickness between 2 and 100 micrometers, wherein said second metallization structure comprises a titanium-containing layer having a thickness between 0.01 and 3 micrometers, a seed layer having a thickness between 0.05 and 3 micrometers on said titanium-containing layer, and a gold layer over said seed layer, wherein an undercut with an edge of said titanium-containing layer recessed from an edge of said seed layer is between 0.03 and 2 micrometers; and a wirebond connected to said second metallization structure. - View Dependent Claims (13, 14, 15, 16, 17)
-
-
18. An integrated circuit chip, comprising:
-
a silicon substrate; multiple MOS devices in and on said silicon substrate; a metallization structure over said silicon substrate, wherein said metallization structure comprises a damascene copper and a first adhesion layer under said damascene copper and at a sidewall of said damascene copper; a first separating layer over said metallization structure, wherein a first opening in said first separating layer is over a first contact point of said metallization structure, and said first contact point is at a bottom of said first opening, and wherein a second opening in said first separating layer is over a second contact point of said metallization structure, and said second contact point is at a bottom of said second opening, wherein said first separating layer comprises a silicon-containing compound; a first metal layer on said first separating layer and said first and second contact points, wherein there is no polymer layer between said first metal layer and said first separating layer, wherein said first contact point is connected to said second contact point through said first metal layer, wherein said first metal layer comprises a metal line having a sheet resistance smaller than 7 milliohms per square and having a width greater than 2 micrometers, wherein said first metal layer comprises a second adhesion layer having a thickness between 0.01 and 3 micrometers, a first copper layer having a thickness between 0.05 and 3 micrometers on said second adhesion layer, and a second copper layer having a thickness between 2 and 100 micrometers on said first copper layer, wherein said second adhesion layer is at a bottom of said second copper layer, but not at a sidewall of said second copper layer, wherein an undercut with an edge of said second adhesion layer recessed from an edge of said second copper layer is between 0.03 and 2 micrometers; a second separating layer on a top surface and a sidewall of said first metal layer and on said first separating layer, wherein said second separating layer comprises a polymer; and a second metal layer on said second separating layer. - View Dependent Claims (19, 20)
-
Specification