Semiconductor device
First Claim
1. A semiconductor device comprising:
- a source line;
a bit line;
a first signal line;
a second signal line;
a word line;
a memory cell array comprising a plurality of memory cells;
a first driver circuit electrically connected to the source line and the bit line;
a second driver circuit electrically connected to the first signal line;
a third driver circuit electrically connected to the second signal line; and
a fourth driver circuit electrically connected to the word line,wherein one of the plurality of memory cells comprises;
a first transistor comprising a first gate electrode, a first source electrode, and a first drain electrode;
a second transistor comprising a second gate electrode, a second source electrode, and a second drain electrode; and
a capacitor comprising a first terminal and a second terminal,wherein the second transistor comprises an oxide semiconductor material,wherein the first gate electrode, one of the second source electrode and the second drain electrode, and the first terminal of the capacitor are electrically connected to one another,wherein the source line and the first source electrode are electrically connected to each other,wherein the bit line and the first drain electrode are electrically connected to each other,wherein the first signal line and the other of the second source electrode and the second drain electrode are electrically connected to each other, wherein the second signal line and the second gate electrode are electrically connected to each other,wherein the word line and the second terminal of the capacitor are electrically connected to each other, andwherein the first transistor comprises;
a channel formation region comprising a semiconductor material other than an oxide semiconductor;
impurity regions provided with the channel formation region sandwiched therebetween;
a gate insulating layer over the channel formation region;
the first gate electrode over the gate insulating layer; and
the first source electrode and the first drain electrode electrically connected to the impurity regions.
1 Assignment
0 Petitions
Accused Products
Abstract
The semiconductor device includes a source line, a bit line, a first signal line, a second signal line, a word line, memory cells connected in parallel between the source line and the bit line, a first driver circuit electrically connected to the source line and the bit line, a second driver circuit electrically connected to the first signal line, a third driver circuit electrically connected to the second signal line, and a fourth driver circuit electrically connected to the word line. The memory cell includes a first transistor including a first gate electrode, a first source electrode, and a first drain electrode, a second transistor including a second gate electrode, a second source electrode, and a second drain electrode, and a capacitor. The second transistor includes an oxide semiconductor material.
-
Citations
15 Claims
-
1. A semiconductor device comprising:
-
a source line; a bit line; a first signal line; a second signal line; a word line; a memory cell array comprising a plurality of memory cells; a first driver circuit electrically connected to the source line and the bit line; a second driver circuit electrically connected to the first signal line; a third driver circuit electrically connected to the second signal line; and a fourth driver circuit electrically connected to the word line, wherein one of the plurality of memory cells comprises; a first transistor comprising a first gate electrode, a first source electrode, and a first drain electrode; a second transistor comprising a second gate electrode, a second source electrode, and a second drain electrode; and a capacitor comprising a first terminal and a second terminal, wherein the second transistor comprises an oxide semiconductor material, wherein the first gate electrode, one of the second source electrode and the second drain electrode, and the first terminal of the capacitor are electrically connected to one another, wherein the source line and the first source electrode are electrically connected to each other, wherein the bit line and the first drain electrode are electrically connected to each other, wherein the first signal line and the other of the second source electrode and the second drain electrode are electrically connected to each other, wherein the second signal line and the second gate electrode are electrically connected to each other, wherein the word line and the second terminal of the capacitor are electrically connected to each other, and wherein the first transistor comprises; a channel formation region comprising a semiconductor material other than an oxide semiconductor; impurity regions provided with the channel formation region sandwiched therebetween; a gate insulating layer over the channel formation region; the first gate electrode over the gate insulating layer; and the first source electrode and the first drain electrode electrically connected to the impurity regions. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8)
-
-
9. A semiconductor device comprising:
-
a first line; a second line; a third line; a fourth line; a fifth line; a first driver circuit electrically connected to the first line and the fifth line; a second driver circuit electrically connected to the second line; a third driver circuit electrically connected to the third line; a fourth driver circuit electrically connected to the fourth line; and a memory cell array comprising a first memory cell, a second memory cell, and a third memory cell, each of the first memory cell, the second memory cell, and the third memory cell comprising; a first transistor comprising a first gate electrode, a first source electrode, and a first drain electrode; a second transistor comprising a second gate electrode a second source electrode and a second drain electrode; and a capacitor comprising a first terminal and a second terminal, wherein the second transistor comprises an oxide semiconductor material, and wherein the first gate electrode, one of the second source electrode and the second drain electrode, and the first terminal are electrically connected to one another, wherein one of the first source electrode and the first drain electrode of the first memory cell and one of the first source electrode and the first drain electrode of the second memory cell are electrically connected to the first line, wherein one of the second gate electrode and the other of the second source electrode and the second drain electrode of the first memory cell and one of the second gate electrode and the other of the second source electrode and the second drain electrode of the second memory cell are electrically connected to the second line, wherein the other of the second gate electrode and the other of the second source electrode and the second drain electrode of the first memory cell and the other of the second gate electrode and the other of the second source electrode and the second drain electrode of the third memory cell are electrically connected to the third line, wherein the second terminal of the first memory cell and the second terminal of the third memory cell are electrically connected to the fourth line, wherein the other of the first source electrode and the first drain electrode of the first memory cell and the of the first source electrode and the first drain electrode of the second memory cell are electrically connected to the fifth line, and wherein the first transistor comprises; a channel formation region comprising a semiconductor material other than an oxide semiconductor; impurity regions provided with the channel formation region sandwiched therebetween; a gate insulating layer over the channel formation region; the first gate electrode over the gate insulating layer; and the first source electrode and the first drain electrode electrically connected to the impurity regions. - View Dependent Claims (10, 11, 12, 13, 14, 15)
-
Specification