Self-aligned NAND flash select-gate wordlines for spacer double patterning
First Claim
1. A method for double patterning, comprising:
- placing a spacer pattern around edges of a photoresist pattern;
stripping away the photoresist pattern leaving the spacer pattern;
placing a trim mask over a portion of the spacer pattern;
etching away portions of the spacer pattern that are not covered by the trim mask;
removing the trim mask, wherein first remaining portions of the spacer pattern define a plurality of core wordlines;
placing a pad mask such that the pad mask and second remaining portions of the spacer pattern define a select gate wordline on either side of the plurality of core wordlines; and
etching through at least one pattern transfer layer using the pad mask and the first and second remaining portions of the spacer pattern to simultaneously etch the select gate wordlines and the plurality of core wordlines into a poly silicon layer.
7 Assignments
0 Petitions
Accused Products
Abstract
A method for double patterning is disclosed. In one embodiment the formation a pair of select gate wordlines on either side of a plurality of core wordlines begins by placing a spacer pattern around edges of a photoresist pattern is disclosed. The photoresist pattern is stripped away leaving the spacer pattern. A trim mask is placed over a portion of the spacer pattern. Portions of the spacer pattern are etched away that are not covered by the trim mask. The trim mask is removed, wherein first remaining portions of the spacer pattern define a plurality of core wordlines. A pad mask is placed such that the pad mask and second remaining portions of the spacer pattern define a select gate wordline on either side of the plurality of core wordlines. Finally at least one pattern transfer layer is etched through using the mad mask and the first and second remaining portions of the spacer pattern to etch the select gate wordlines and the plurality of core wordlines into a poly silicon layer.
15 Citations
15 Claims
-
1. A method for double patterning, comprising:
-
placing a spacer pattern around edges of a photoresist pattern; stripping away the photoresist pattern leaving the spacer pattern; placing a trim mask over a portion of the spacer pattern; etching away portions of the spacer pattern that are not covered by the trim mask; removing the trim mask, wherein first remaining portions of the spacer pattern define a plurality of core wordlines; placing a pad mask such that the pad mask and second remaining portions of the spacer pattern define a select gate wordline on either side of the plurality of core wordlines; and etching through at least one pattern transfer layer using the pad mask and the first and second remaining portions of the spacer pattern to simultaneously etch the select gate wordlines and the plurality of core wordlines into a poly silicon layer. - View Dependent Claims (2, 3, 4, 5, 6, 7)
-
-
8. A method for double patterning, comprising:
-
placing a spacer pattern around edges of a photoresist pattern; stripping away the photoresist pattern leaving the spacer pattern; placing a spin-on-carbon (SOC) layer over the spacer pattern; etching away the spacer pattern, such that the SOC layer remains to form an SOC pattern; placing a trim mask over a portion of the SOC pattern; etching away portions of the SOC pattern not covered by the trim mask; removing the trim mask, wherein first remaining portions of the SOC pattern define a plurality of core wordlines, wherein second remaining portions of the SOC pattern define a select gate wordline on either side of the plurality of wordlines, wherein the first remaining portions of the SOC pattern also define a dummy wordline between each of the select gate wordlines and the plurality of core wordlines; and etching through at least one pattern transfer layer using the first and second remaining portions of the SOC pattern to simultaneously etch the select gate wordlines, the dummy wordlines, and the plurality of core wordlines into a poly silicon layer. - View Dependent Claims (9, 10, 11, 12, 13, 14, 15)
-
Specification