×

Decoupling sampling clock and error clock in a data eye

  • US 8,532,240 B2
  • Filed: 01/03/2011
  • Issued: 09/10/2013
  • Est. Priority Date: 01/03/2011
  • Status: Active Grant
First Claim
Patent Images

1. An apparatus comprising:

  • a receiver comprising;

    an eye monitor configured to generate a data eye from a data stream subject to equalization, the eye monitor including at least one error sampler, at least one transition sampler, and at least one data sampler;

    a clock and data recovery (CDR) circuit configured to generate a transition clock for each transition sampler based on data transitions in the data eye, wherein the CDR shifts, in phase, the transition clock with a fixed phase offset to generate an error clock signal to each error sampler and, at an initial time, a data clock to each data sampler, andan adaptation module configured to adaptively set parameters of equalization applied to the data stream based upon an output of the error sampler and an output of the data sampler,wherein, at a subsequent time, the CDR decouples the error clock and the data clock to generate a relative optimum phase for the decoupled data clock for each data sampler.

View all claims
  • 9 Assignments
Timeline View
Assignment View
    ×
    ×