Phase and frequency re-lock in synchronous ethernet devices
First Claim
1. A method comprising:
- in a first Ethernet PHY that is coupled to a second Ethernet PHY via a network link;
transitioning from a role of timing master for said network link to a role of timing slave for said network link;
during a first time interval after said transitioning, synchronizing one or more circuits of said first Ethernet PHY to a transmit clock of said second Ethernet PHY, wherein communications on said network link are half-duplex during said first time interval; and
during a second time interval after said first time interval, determining that said first Ethernet PHY and said second Ethernet PHY have achieved synchronization, wherein communications on said network link are full-duplex during said second time interval;
wherein, during said first time interval, said first Ethernet PHY transmits only zeros onto said network link while receiving IDLE signals via said network link.
7 Assignments
0 Petitions
Accused Products
Abstract
A first PHY may be coupled to a second PHY via a network link. The first PHY may transition from a role of timing master for the network link to a role of timing slave for the network link. During a first time interval subsequent to the transition, the PHYs may communicate half-duplex over the link while the first PHY synchronizes to a transmit clock of the second PHY. During a second time interval, the PHYs may communicate full-duplex while the second Ethernet PHY synchronizes to a transmit clock of the first PHY. Also during the second time interval, the first PHY may determine that the first PHY and the second PHY are synchronized. Subsequent to the determination, the PHYs may begin full-duplex communication of data on the network link.
-
Citations
20 Claims
-
1. A method comprising:
-
in a first Ethernet PHY that is coupled to a second Ethernet PHY via a network link; transitioning from a role of timing master for said network link to a role of timing slave for said network link; during a first time interval after said transitioning, synchronizing one or more circuits of said first Ethernet PHY to a transmit clock of said second Ethernet PHY, wherein communications on said network link are half-duplex during said first time interval; and during a second time interval after said first time interval, determining that said first Ethernet PHY and said second Ethernet PHY have achieved synchronization, wherein communications on said network link are full-duplex during said second time interval; wherein, during said first time interval, said first Ethernet PHY transmits only zeros onto said network link while receiving IDLE signals via said network link. - View Dependent Claims (2, 3, 4)
-
-
5. A method comprising:
-
in a first Ethernet PHY that is coupled to a second Ethernet PHY via a network link; transitioning from a role of timing master for said network link to a role of timing slave for said network link; during a first time interval after said transitioning, synchronizing one or more circuits of said first Ethernet PHY to a transmit clock of said second Ethernet PHY, wherein communications on said network link are half-duplex during said first time interval; and during a second time interval after said first time interval, determining that said first Ethernet PHY and said second Ethernet PHY have achieved synchronization, wherein communications on said network link are full-duplex during said second time interval; wherein said transitioning is initiated in response to a determination to change the primary reference clock to which said first Ethernet PHY and said second Ethernet PHY are to be synchronized.
-
-
6. A method comprising:
-
in a first Ethernet PHY that is coupled to a second Ethernet PHY via a network link; transitioning from a role of timing slave for said network link to a role of timing master for said network link; during a first time interval after said transitioning, communicating half-duplex over said network link, during a second time interval after said first time interval, synchronizing one or more circuits of first Ethernet PHY to a transmit clock of said second Ethernet PHY, and during said second time interval, determining that said first Ethernet PHY and said second Ethernet PHY have achieved synchronization, wherein communications on said network link are full-duplex during said second time interval; wherein, during said first time interval, said first Ethernet PHY transmits only zeros onto said network link while receiving IDLE signals via said network link. - View Dependent Claims (7, 8, 9)
-
-
10. A method comprising:
-
in a first Ethernet PHY that is coupled to a second Ethernet PHY via a network link; transitioning from a role of timing slave for said network link to a role of timing master for said network link; during a first time interval after said transitioning, communicating half-duplex over said network link, during a second time interval after said first time interval, synchronizing one or more circuits of first Ethernet PHY to a transmit clock of said second Ethernet PHY, and during said second time interval, determining that said first Ethernet PHY and said second Ethernet PHY have achieved synchronization, wherein communications on said network link are full-duplex during said second time interval; wherein said transitioning is initiated in response to a determination to change the primary reference clock to which said first Ethernet PHY and said second Ethernet PHY are to be synchronized.
-
-
11. A system comprising:
-
a first Ethernet PHY, said first Ethernet PHY being coupled to a second Ethernet PHY via a network link, and said first Ethernet PHY being operable to; transition from a role of timing master for said network link to a role of timing slave for said network link; during a first time interval after said transitioning, synchronizing one or more circuits of said first Ethernet PHY to a transmit clock of said second Ethernet PHY, wherein communications on said network link are half-duplex during said first time interval; during a second time interval after said first time interval, determine that said first Ethernet PHY and said second Ethernet PHY have achieved synchronization, wherein communications on said network link are full-duplex during said second time interval; wherein, during said first time interval, said first Ethernet PHY transmits only zeros onto said network link while receiving IDLE signals via said network link. - View Dependent Claims (12, 13, 14)
-
-
15. A system comprising:
-
a first Ethernet PHY, said first Ethernet PHY being coupled to a second Ethernet PHY via a network link, and said first Ethernet PHY being operable to; transition from a role of timing master for said network link to a role of timing slave for said network link; during a first time interval after said transitioning, synchronizing one or more circuits of said first Ethernet PHY to a transmit clock of said second Ethernet PHY, wherein communications on said network link are half-duplex during said first time interval; during a second time interval after said first time interval, determine that said first Ethernet PHY and said second Ethernet PHY have achieved synchronization, wherein communications on said network link are full-duplex during said second time interval; wherein said transition is initiated in response to a determination to change the primary reference clock to which said first Ethernet PHY and said second Ethernet PHY are to be synchronized.
-
-
16. A system comprising:
-
a first Ethernet PHY, said first Ethernet PHY being coupled to a second Ethernet PHY via a network link, and said first Ethernet PHY being operable to; transition from a role of timing slave for said network link to a role of timing master for said network link; during a first time interval after said transitioning, communicating half-duplex over said network link, during a second time interval after said first time interval, synchronize one or more circuits of said first Ethernet PHY to a transmit clock of said second Ethernet PHY; and during said second time interval, determine that said first Ethernet PHY and said second Ethernet PHY have achieved synchronization, wherein communications on said network link are full-duplex during said second time interval; wherein, during said first time interval, said first Ethernet PHY transmits only zeros onto said network link while receiving IDLE signals via said network link. - View Dependent Claims (17, 18, 19)
-
-
20. A system comprising:
-
a first Ethernet PHY, said first Ethernet PHY being coupled to a second Ethernet PHY via a network link, and said first Ethernet PHY being operable to; transition from a role of timing slave for said network link to a role of timing master for said network link; during a first time interval after said transitioning, communicating half-duplex over said network link, during a second time interval after said first time interval, synchronize one or more circuits of said first Ethernet PHY to a transmit clock of said second Ethernet PHY; and during said second time interval, determine that said first Ethernet PHY and said second Ethernet PHY have achieved synchronization, wherein communications on said network link are full-duplex during said second time interval; wherein said transition is initiated in response to a determination to change the primary reference clock to which said first Ethernet PHY and said second Ethernet PHY are to be synchronized.
-
Specification