Oxide semiconductor device including gate trench and isolation trench
First Claim
1. A semiconductor device comprising:
- a first insulating layer;
a first trench and a second trench in the first insulating layer;
an oxide semiconductor layer over the first insulating layer;
a gate insulating layer over the oxide semiconductor layer;
a gate electrode adjacent to the oxide semiconductor layer with the gate insulating layer interposed therebetween;
a first sidewall insulating layer and a second sidewall insulating layer in contact with the gate electrode;
a source electrode over the first sidewall insulating layer; and
a drain electrode over the second sidewall insulating layer,wherein at least part of the oxide semiconductor layer is formed in the first trench,wherein at least part of the gate insulating layer is formed in the first trench,wherein at least part of the gate electrode is formed in the first trench,wherein the source electrode and the drain electrode are in electrical contact with the oxide semiconductor layer, andwherein a depth of the second trench is deeper than a depth of the first trench.
1 Assignment
0 Petitions
Accused Products
Abstract
A semiconductor device in which improvement of a property of holding stored data can be achieved. Further, power consumption of a semiconductor device is reduced. A transistor in which a wide-gap semiconductor material capable of sufficiently reducing the off-state current of a transistor (e.g., an oxide semiconductor material) in a channel formation region is used and which has a trench structure, i.e., a trench for a gate electrode and a trench for element isolation, is provided. The use of a semiconductor material capable of sufficiently reducing the off-state current of a transistor enables data to be held for a long time. Further, since the transistor has the trench for a gate electrode, the occurrence of a short-channel effect can be suppressed by appropriately setting the depth of the trench even when the distance between the source electrode and the drain electrode is decreased.
140 Citations
22 Claims
-
1. A semiconductor device comprising:
-
a first insulating layer; a first trench and a second trench in the first insulating layer; an oxide semiconductor layer over the first insulating layer; a gate insulating layer over the oxide semiconductor layer; a gate electrode adjacent to the oxide semiconductor layer with the gate insulating layer interposed therebetween; a first sidewall insulating layer and a second sidewall insulating layer in contact with the gate electrode; a source electrode over the first sidewall insulating layer; and a drain electrode over the second sidewall insulating layer, wherein at least part of the oxide semiconductor layer is formed in the first trench, wherein at least part of the gate insulating layer is formed in the first trench, wherein at least part of the gate electrode is formed in the first trench, wherein the source electrode and the drain electrode are in electrical contact with the oxide semiconductor layer, and wherein a depth of the second trench is deeper than a depth of the first trench. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8)
-
-
9. A semiconductor device comprising a plurality of memory cells each including a first trench, a second trench, a transistor, and a capacitor,
wherein the first trench and the second trench are provided in a first insulating layer, wherein the transistor includes: -
an oxide semiconductor layer over the first insulating layer; a gate insulating layer over the oxide semiconductor layer; a gate electrode adjacent to the oxide semiconductor layer with the gate insulating layer interposed therebetween; a first sidewall insulating layer and a second sidewall insulating layer in contact with the gate electrode; a source electrode over the first sidewall insulating layer; and a drain electrode over the second sidewall insulating layer, wherein at least part of the oxide semiconductor layer is formed in the first trench, wherein at least part of the gate insulating layer is formed in the first trench, wherein at least part of the gate electrode is formed in the first trench, wherein the source electrode and the drain electrode are in electrical contact with the oxide semiconductor layer, wherein a depth of the second trench is deeper than a depth of the first trench, and wherein one of the source electrode and the drain electrode is electrically connected to one electrode of the capacitor. - View Dependent Claims (10, 11, 12, 13, 14, 15)
-
-
16. A semiconductor device comprising a plurality of memory cells each including a first trench, a second trench, a first transistor, a second transistor, and a capacitor,
wherein the first trench and the second trench are provided in a first insulating layer, wherein the first transistor includes a channel formation region, a source region, a drain region, a first gate insulating layer, and a first gate electrode, wherein the second transistor includes: -
an oxide semiconductor layer over the first insulating layer; a second gate insulating layer over the oxide semiconductor layer; a second gate electrode adjacent to the oxide semiconductor layer with the second gate insulating layer interposed therebetween; and a first sidewall insulating layer and a second sidewall insulating layer in contact with the second gate electrode; a source electrode over the first sidewall insulating layer; and a drain electrode over the second sidewall insulating layer, wherein at least part of the oxide semiconductor layer is formed in the first trench, wherein at least part of the second gate insulating layer is formed in the first trench, wherein at least part of the second gate electrode is formed in the first trench, wherein the source electrode and the drain electrode are in electrical contact with the oxide semiconductor layer, wherein the first transistor is provided so as to overlap with at least part of the second transistor, wherein a depth of the second trench is deeper than a depth of the first trench, and wherein one of the source electrode and the drain electrode is electrically connected to one electrode of the capacitor and the first gate electrode. - View Dependent Claims (17, 18, 19, 20, 21, 22)
-
Specification