Three dimensional structure memory
DCFirst Claim
1. A stacked memory integrated circuit comprising:
- a plurality of circuit layers comprising at least one control circuit layer and at least one memory circuit layer arranged in a stacked relationship;
wherein the at least one control layer and at least one memory circuit layers of the stacked memory integrated circuit are partitioned into a plurality of vertically interconnected circuit block stacks and configured for a plurality of said vertically interconnected circuit block stacks to independently perform memory operations.
4 Assignments
Litigations
3 Petitions
Accused Products
Abstract
A Three-Dimensional Structure (3DS) Memory allows for physical separation of the memory circuits and the control logic circuit onto different layers such that each layer may be separately optimized. One control logic circuit suffices for several memory circuits, reducing cost. Fabrication of 3DS memory involves thinning of the memory circuit to less than 50 microns in thickness and bonding the circuit to a circuit stack while still in wafer substrate form. Fine-grain high density inter-layer vertical bus connections are used. The 3DS memory manufacturing method enables several performance and physical size efficiencies, and is implemented with established semiconductor processing techniques.
-
Citations
161 Claims
-
1. A stacked memory integrated circuit comprising:
-
a plurality of circuit layers comprising at least one control circuit layer and at least one memory circuit layer arranged in a stacked relationship; wherein the at least one control layer and at least one memory circuit layers of the stacked memory integrated circuit are partitioned into a plurality of vertically interconnected circuit block stacks and configured for a plurality of said vertically interconnected circuit block stacks to independently perform memory operations. - View Dependent Claims (2, 3, 4, 17, 18, 19, 20, 21, 22, 23, 31, 35, 36, 37, 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, 49, 50, 51, 52)
-
2. The stacked memory integrated circuit of claim 1, further comprising at least one low-stress silicon-based dielectric layer having a tensile stress of less than 5×
- 108 dynes/cm;
at least one of the plurality of circuit layers comprises a thinned, substantially flexible monocrystalline semiconductor substrate of one piece, wherein the semiconductor substrate is made substantially flexible when it is thinned and polished or smoothed by first grinding away semiconductor wafer material from a backside of the semiconductor substrate to leave an exposed surface thereof, and then polishing or smoothing the exposed surface; and
,wherein; the stacked memory integrated circuit is substantially flexible based on a combination of one or more of the at least one low-stress silicon-based dielectric layer having tensile low stress and the semiconductor substrate being substantially flexible; the thinned, substantially flexible monocrystalline semiconductor substrate is polished or smoothed to reduce vulnerability to fracture as a result of flexing; at least one of the plurality of circuit layers has edges that define its size in area; and
the thinned, substantially flexible monocrystalline semiconductor substrate extends in one piece across a substantial portion of the area between the edges; and
,wherein;
at least one of the plurality of circuit layers comprises a singulated die having a die area defined by its perimeter; and
the thinned, substantially flexible monocrystalline semiconductor substrate extends in one piece across a substantial portion of the die area.
- 108 dynes/cm;
-
3. The stacked memory integrated circuit of claim 2, wherein the at least one control circuit layer is configured to perform functional testing of at least part of the stacked memory integrated circuit.
-
4. The stacked memory integrated circuit of claim 2, wherein the at least one control circuit layer is configured to perform reconfiguration of at least part of the stacked memory integrated circuit.
-
17. The stacked memory integrated circuit of claim 2, wherein the at least one memory circuit layer comprises at least one of volatile and non-volatile memory cells.
-
18. The stacked memory integrated circuit of claim 2, wherein the at least one memory circuit layer comprises spare memory cells for replacement of defective memory cells.
-
19. The stacked memory integrated circuit of claim 2, further comprising spare or redundant vertical interconnections interconnecting the at least one control circuit layer and the at least one memory circuit layer.
-
20. The stacked memory integrated circuit of claim 2, wherein the at least one control circuit layer comprises memory error correction logic.
-
21. The stacked memory integrated circuit of claim 2, comprising reconfiguration circuitry for reconfiguring the at least one memory circuit layer after manufacture of the stacked memory integrated circuit has been completed and during a useful life of the stacked memory integrated circuit.
-
22. The stacked memory integrated circuit of claim 2, further comprising:
-
a low stress silicon-based dielectric layer having a tensile stress of less than 5×
108 dynes/cm2 formed on at least one of the at least one control circuit layer and the at least one memory circuit layer; andat least one vertical interconnect formed within at least one of the at least one control circuit layer and the at least one memory circuit layer, the at least one vertical interconnect comprising a hole etched through a substrate of the at least one of the at least one control circuit layer and the at least one memory circuit layer and within the hole a conductive center portion and an insulating portion surrounding the conductive center portion, the insulating portion comprising dielectric material having a tensile stress of less than 5×
108 dynes/cm2.
-
-
23. The stacked memory integrated circuit of claim 2, wherein each of the at least one control circuit layer and the at least one memory circuit layer comprises a front side on which integrated circuitry is formed and a back side opposite the front side, wherein at least one of the at least one control circuit layer and the at least one memory circuit layer comprises a low stress silicon-based dielectric layer having a tensile stress of less than 5×
- 108 dynes/cm2 formed on the back side.
-
31. The stacked memory integrated circuit of claim 2, wherein each of the plurality of vertically interconnected circuit block stacks comprises a memory array and an array of vertical interconnects interconnecting the vertically interconnected circuit block stacks with the at least one control circuit layer.
-
35. The stacked memory integrated circuit of claim 1, further comprising:
-
at least one thinned, substantially flexible monocrystalline semiconductor substrate of one piece, wherein the semiconductor substrate is made substantially flexible when it is thinned and polished or smoothed by first grinding away semiconductor wafer material from a backside of the semiconductor substrate to leave an exposed surface thereof, and then polishing or smoothing the exposed surface; and
, a low-stress silicon-based dielectric layer formed above the thinned, substantially flexible monocrystalline semiconductor substrate and having a tensile stress of less than 5×
108 dynes/cm2, wherein;the polished or smoothed surface of the thinned, substantially flexible monocrystalline semiconductor substrate is polished or smoothed to reduce vulnerability to fracture as a result of flexing; and
at least one of the plurality of circuit layers has edges that define its size in area;and the thinned, substantially flexible monocrystalline semiconductor substrate extends in one piece across a substantial portion of the area between the edges.
-
-
36. The stacked memory integrated circuit of claim 1, further comprising:
-
at least one thinned, substantially flexible monocrystalline semiconductor substrate of one piece, wherein the semiconductor substrate is made substantially flexible when it is thinned and polished or smoothed by first grinding away semiconductor wafer material from a backside of the semiconductor substrate to leave an exposed surface thereof, and then polishing or smoothing the exposed surface; and
, a low-stress silicon-based dielectric layer formed above the thinned, substantially flexible monocrystalline semiconductor substrate and having a tensile stress of less than 5×
108 dynes/cm2, wherein;the polished or smoothed surface of the thinned, substantially flexible monocrystalline semiconductor substrate is polished or smoothed to reduce vulnerability to fracture as a result of flexing; and
at least one of the plurality of circuit layers comprises a singulated die having a die area defined by its perimeter; and
the thinned, substantially flexible monocrystalline semiconductor substrate extends in one piece across a substantial portion of the die area.
-
-
37. The stacked memory integrated circuit of claim 1, further comprising:
-
at least one thinned, substantially flexible monocrystalline semiconductor substrate of one piece, wherein the semiconductor substrate is made substantially flexible when it is thinned and polished or smoothed by first grinding away semiconductor wafer material from a backside of the semiconductor substrate to leave an exposed surface thereof, and then polishing or smoothing the exposed surface; and
, a low-stress silicon-based dielectric layer formed above the thinned, substantially flexible monocrystalline semiconductor substrate and having a tensile stress of less than 5×
108 dynes/cm2, wherein;the polished or smoothed surface of the thinned, substantially flexible monocrystalline semiconductor substrate is polished or smoothed to reduce vulnerability to fracture as a result of flexing; and
at least one of the plurality of circuit layers is substantially flexible based on the thinned, substantially flexible monocrystalline semiconductor substrate being substantially flexible and the stress of the low stress silicon-based dielectric layer being less than 5×
108 dynes/cm2 tensile.
-
-
38. The stacked memory integrated circuit of claim 2, wherein the at least one memory circuit layer comprises spare memory cells for replacement of defective memory cells.
-
39. The stacked memory integrated circuit of claim 2, further comprising spare or redundant vertical interconnections interconnecting the at least one control circuit layer and the at least one memory circuit layer.
-
40. The stacked memory integrated circuit of claim 2, wherein at least one of:
-
the at least one control circuit layer comprises refresh logic for performing refresh of at least a portion of the stacked memory integrated circuit; the at least one control circuit layer comprises reconfiguration logic for performing reconfiguration of the at least one memory circuit layer after manufacture of the stacked memory integrated circuit has been completed and during a useful life of the stacked memory integrated circuit; the at least one control circuit layer comprises memory test logic for performing functional testing of at least a portion of the stacked memory integrated circuit; the at least one control circuit layer comprises memory error correction logic for performing error correction of read data of the stacked memory integrated circuit.
-
-
41. The stacked memory integrated circuit of claim 2, wherein a process technology used to make the at least one control circuit layer is different from a process technology used to make the at least one memory circuit layer.
-
42. The stacked memory integrated circuit of claim 1, further comprising at least one additional memory circuit layer, the at least one additional memory circuit layer comprising a thinned, substantially flexible monocrystalline semiconductor substrate, wherein said semiconductor substrate comprising a plurality of etched through-holes each surrounding a vertical interconnect, each vertical interconnect comprising a conductor and an insulator comprising low-stress silicon-based dielectric material having a tensile stress of less than 5×
- 108 dynes/cm2 surrounding the conductor and isolating the conductor from the thinned, substantially flexible monocrystalline semiconductor substrate;
wherein at least one of the plurality of block stacks comprises a plurality of the vertical interconnects.
- 108 dynes/cm2 surrounding the conductor and isolating the conductor from the thinned, substantially flexible monocrystalline semiconductor substrate;
-
43. The stacked memory integrated circuit of claim 2, further comprising at least one additional memory circuit layer, the at least one additional memory circuit layer comprising a thinned, substantially flexible monocrystalline semiconductor substrate, wherein said semiconductor substrate comprising a plurality of etched through-holes each surrounding a vertical interconnect, each vertical interconnect comprising a conductor and an insulator comprising low-stress silicon-based dielectric material having a stress of less than 5×
- 108 dynes/cm2 surrounding the conductor and isolating the conductor from the thinned, substantially flexible monocrystalline semiconductor substrate;
wherein at least one of the plurality of block stacks comprises a plurality of the vertical interconnects.
- 108 dynes/cm2 surrounding the conductor and isolating the conductor from the thinned, substantially flexible monocrystalline semiconductor substrate;
-
44. The stacked memory integrated circuit of claim 43, wherein the at least one control circuit layer, the at least one memory circuit layer, and the at least one additional memory circuit layer together form an integrated memory, wherein at least one of:
-
the at least one control circuit layer further comprising circuitry for performing refresh of one or more memory portions of said integrated memory; the at least one control circuit layer further comprising circuitry for performing reconfiguration of one or more memory portions of said integrated memory; the at least one control circuit layer further comprising circuitry for performing functional testing of one or more memory portions of said integrated memory, wherein the test circuitry performs tests of the one or more memory portions of said integrated memory using one or more of the vertical interconnects; the at least one control circuit layer further comprising circuitry for performing error correction of read data of one or more memory portions of said integrated memory; and
,a process technology used to make the at least one control circuit layer is different from a process technology used to make the at least one memory circuit layer or the at least one additional memory circuit layer.
-
-
45. The stacked memory integrated circuit of claim 43, wherein:
- at least one block stack of the plurality of block stacks comprises at least one memory array controller block, one or more memory array blocks and an array of the vertical interconnects that vertically interconnect the at least one memory array controller block and the one or more memory array blocks and pass through at least one of the at least one memory array controller block and the one or more memory array blocks, wherein the at least one memory array controller block comprises circuitry for performing memory accesses with the one or more memory array blocks;
wherein at least two of the plurality of block stacks can independently and simultaneously perform memory accesses within the stacked memory integrated circuit, wherein the array of vertical interconnects of the at least two of the plurality of block stacks can independently and simultaneously transfer data during said memory accesses.
- at least one block stack of the plurality of block stacks comprises at least one memory array controller block, one or more memory array blocks and an array of the vertical interconnects that vertically interconnect the at least one memory array controller block and the one or more memory array blocks and pass through at least one of the at least one memory array controller block and the one or more memory array blocks, wherein the at least one memory array controller block comprises circuitry for performing memory accesses with the one or more memory array blocks;
-
46. The stacked memory integrated circuit of claim 45, wherein the at least one memory array controller block of at least one block stack of the plurality of the block stacks comprises error correction circuitry that performs error correction on read data from the at least one or more memory array blocks of said at least one block stack, wherein read data is transferred through one or more vertical interconnects of the array of vertical interconnects of the at least one block stack.
-
47. The stacked memory integrated circuit of claim 46, wherein the read data includes ECC data used by the circuitry of the at least one memory array controller block to perform error correction on the read data.
-
48. The stacked memory integrated circuit of claim 45, wherein the at least one memory array controller block of at least one block stack of the plurality of the block stacks comprises reconfiguration circuitry that performs reconfiguration of the array of vertical interconnects to avoid using one or more defective memory portions of the plurality of memory array blocks of said at least one block stack.
-
49. The stacked memory integrated circuit of claim 48, wherein the reconfiguration circuitry performs substitutions of the one or more defective memory portions of the plurality of memory array blocks for one or more redundant memory portions from at least one of the plurality of memory array blocks.
-
50. The stacked memory integrated circuit of claim 49, wherein the one or more defective memory portions comprise defective gate lines and the one or more redundant memory portions comprise redundant gate lines for substitution of the defective gate lines.
-
51. The stacked memory integrated circuit of claim 45, wherein the at least one memory array controller block of at least one block stack of the plurality of block stacks comprises refresh circuitry that performs refresh of one or more memory portions of the plurality of memory array blocks of said at least one block stack, wherein the refresh circuitry performs refresh of the one or more memory portions of the plurality of memory array blocks using one or more of the array of vertical interconnects of said at least one block stack.
-
52. The stacked memory integrated circuit of claim 45, wherein the at least one memory array controller block of at least one block stack of the plurality of block stacks comprises functional test circuitry that performs functional testing of one or more memory portions of the plurality of memory array blocks of said at least one block stack, wherein the test circuitry tests the one or more memory portions of the plurality of memory array blocks using one or more of the vertical interconnects of said at least one block stack.
-
2. The stacked memory integrated circuit of claim 1, further comprising at least one low-stress silicon-based dielectric layer having a tensile stress of less than 5×
-
-
5. A stacked memory integrated circuit comprising:
-
a plurality of circuit layers comprising at least one control circuit layer and at least one memory circuit layer arranged in a stacked relationship; wherein the at least one control layer and at least one memory circuit layer of the stacked memory integrated circuit are partitioned into a plurality of vertically interconnected circuit block stacks and configured for a plurality of said vertically interconnected circuit block stacks to independently and simultaneously perform memory operations; wherein the at least one control circuit layer comprises refresh logic for refreshing at least a portion of the stacked memory integrated circuit. - View Dependent Claims (6, 7, 8, 24, 25, 26, 27, 28, 29, 30, 32, 53, 54, 55, 56, 57, 58, 59, 60, 61, 62, 63, 64, 65, 66, 67, 68, 69, 70)
-
6. The stacked memory integrated circuit of claim 5, further comprising at least one low-stress silicon-based dielectric layer having a tensile stress of less than 5×
- 108 dynes/cm;
at least one of the plurality of circuit layers comprises a thinned, substantially flexible monocrystalline semiconductor substrate of one piece, wherein the semiconductor substrate is made substantially flexible when it is thinned and polished or smoothed by first grinding away semiconductor wafer material from a backside of the semiconductor substrate to leave an exposed surface thereof, and then polishing or smoothing the exposed surface; and
,wherein; the stacked memory integrated circuit is substantially flexible based on a combination of one or more of the at least one low-stress silicon-based dielectric layer having tensile low stress and the semiconductor substrate being substantially flexible; the thinned, substantially flexible monocrystalline semiconductor substrate is polished or smoothed to reduce vulnerability to fracture as a result of flexing; at least one of the plurality of circuit layers has edges that define its size in area; and
the thinned, substantially flexible monocrystalline semiconductor substrate extends in one piece across a substantial portion of the area between the edges; and
,wherein;
at least one of the plurality of circuit layers comprises a singulated die having a die area defined by its perimeter; and
the thinned, substantially flexible monocrystalline semiconductor substrate extends in one piece across a substantial portion of the die area.
- 108 dynes/cm;
-
7. The stacked memory integrated circuit of claim 6, wherein the at least one control circuit layer is configured to perform functional testing of at least part of the stacked memory integrated circuit.
-
8. The stacked memory integrated circuit of claim 6, wherein the at least one control circuit layer is configured to perform reconfiguration of at least part of the stacked memory integrated circuit.
-
24. The stacked memory integrated circuit of claim 6, wherein the at least one memory circuit layer comprises one of volatile and non-volatile memory cells.
-
25. The stacked memory integrated circuit of claim 6, wherein the at least one memory circuit layer comprises spare memory cells for replacement of defective memory cells.
-
26. The stacked memory integrated circuit of claim 6, further comprising spare or redundant vertical interconnections interconnecting the at least one control circuit layer and the at least one memory circuit layer.
-
27. The stacked memory integrated circuit of claim 6, wherein the at least one control circuit layer comprises memory error correction logic.
-
28. The stacked memory integrated circuit of claim 6, comprising reconfiguration circuitry for reconfiguring the at least one memory circuit layer after manufacture of the stacked memory integrated circuit has been completed and during a useful life of the stacked memory integrated circuit.
-
29. The stacked memory integrated circuit of claim 6, comprising:
-
a low stress silicon-based dielectric layer having a tensile stress of less than 5×
108 dynes/cm2 formed on at least one of the at least one control circuit layer and the at least one memory circuit layer; andat least one vertical interconnect formed within at least one of the at least one control circuit layer and the at least one memory circuit layer, the at least one vertical interconnect comprising a hole etched through a substrate of the at least one of the at least one control circuit layer and the at least one memory circuit layer and within the hole a conductive center portion and an insulating portion surrounding the conductive center portion, the insulating portion comprising dielectric material having a tensile stress of less than 5×
108 dynes/cm2.
-
-
30. The stacked memory integrated circuit of claim 6, wherein each of the at least one control circuit layer and the at least one memory circuit layer comprises a front side on which integrated circuitry is formed and a back-side opposite the front side, and wherein at least one of the at least one control circuit layer and the at least one memory circuit layer comprises a low stress silicon-based dielectric layer having a tensile stress of less than 5×
- 108 dynes/cm2 formed on the back-side.
-
32. The stacked memory integrated circuit of claim 6, wherein each of the plurality of vertically interconnected circuit block stacks comprises a memory array and an array of vertical interconnects interconnecting the vertically interconnected the at least one memory circuit layer with the at least one control circuit layer.
-
53. The stacked memory integrated circuit of claim 5, further comprising:
-
at least one thinned, substantially flexible monocrystalline semiconductor substrate of one piece, wherein the semiconductor substrate is made substantially flexible when it is thinned and polished or smoothed by first grinding away semiconductor wafer material from a backside of the semiconductor substrate to leave an exposed surface thereof, and then polishing or smoothing the exposed surface; and
, a low-stress silicon-based dielectric layer formed above the thinned, substantially flexible monocrystalline semiconductor substrate and having a tensile stress of less than 5×
108 dynes/cm2, wherein;the polished or smoothed surface of the thinned, substantially flexible monocrystalline semiconductor substrate is polished or smoothed to reduce vulnerability to fracture as a result of flexing; and
at least one of the plurality of circuit layers has edges that define its size in area;and the thinned, substantially flexible monocrystalline semiconductor substrate extends in one piece across a substantial portion of the area between the edges.
-
-
54. The stacked memory integrated circuit of claim 5, further comprising:
-
at least one thinned, substantially flexible monocrystalline semiconductor substrate of one piece, wherein the semiconductor substrate is made substantially flexible when it is thinned and polished or smoothed by first grinding away semiconductor wafer material from a backside of the semiconductor substrate to leave an exposed surface thereof, and then polishing or smoothing the exposed surface; and
, a low-stress silicon-based dielectric layer formed above the thinned, substantially flexible monocrystalline semiconductor substrate and having a tensile stress of less than 5×
108 dynes/cm2, wherein;the polished or smoothed surface of the thinned, substantially flexible monocrystalline semiconductor substrate is polished or smoothed to reduce vulnerability to fracture as a result of flexing; and
at least one of the plurality of circuit layers comprises a singulated die having a die area defined by its perimeter; and
the thinned, substantially flexible monocrystalline semiconductor substrate extends in one piece across a substantial portion of the die area.
-
-
55. The stacked memory integrated circuit of claim 5, further comprising:
-
at least one thinned, substantially flexible monocrystalline semiconductor substrate of one piece, wherein the semiconductor substrate is made substantially flexible when it is thinned and polished or smoothed by first grinding away semiconductor wafer material from a backside of the semiconductor substrate to leave an exposed surface thereof, and then polishing or smoothing the exposed surface; and
, a low-stress silicon-based dielectric layer formed above the thinned, substantially flexible monocrystalline semiconductor substrate and having a tensile stress of less than 5×
108 dynes/cm2, wherein;the polished or smoothed surface of the thinned, substantially flexible monocrystalline semiconductor substrate is polished or smoothed to reduce vulnerability to fracture as a result of flexing; and
at least one of the plurality of circuit layers is substantially flexible based on the thinned, substantially flexible monocrystalline semiconductor substrate being substantially flexible and the stress of the low stress silicon-based dielectric layer being less than 5×
108 dynes/cm2 tensile.
-
-
56. The stacked memory integrated circuit of claim 6, wherein the at least one memory circuit layer comprises spare memory cells for replacement of defective memory cells.
-
57. The stacked memory integrated circuit of claim 6, further comprising spare or redundant vertical interconnections interconnecting the at least one control circuit layer and the at least one memory circuit layer.
-
58. The stacked memory integrated circuit of claim 6, wherein at least one of:
-
the at least one control circuit layer comprises refresh logic for performing refresh of at least a portion of the stacked memory integrated circuit; the at least one control circuit layer comprises reconfiguration logic for performing reconfiguration of the at least one memory circuit layer after manufacture of the stacked memory integrated circuit has been completed and during a useful life of the stacked memory integrated circuit; the at least one control circuit layer comprises memory test logic for performing functional testing of at least a portion of the stacked memory integrated circuit; the at least one control circuit layer comprises memory error correction logic for performing error correction of read data of the stacked memory integrated circuit.
-
-
59. The stacked memory integrated circuit of claim 6, wherein a process technology used to make the at least one control circuit layer is different from a process technology used to make the at least one memory circuit layer.
-
60. The stacked memory integrated circuit of claim 5, further comprising at least one additional memory circuit layer, the at least one additional memory circuit layer comprising a thinned, substantially flexible monocrystalline semiconductor substrate, wherein said semiconductor substrate comprising a plurality of etched through-holes each surrounding a vertical interconnect, each vertical interconnect comprising a conductor and an insulator comprising low-stress silicon-based dielectric material having a tensile stress of less than 5×
- 108 dynes/cm2 surrounding the conductor and isolating the conductor from the thinned, substantially flexible monocrystalline semiconductor substrate;
wherein at least one of the plurality of block stacks comprises a plurality of the vertical interconnects.
- 108 dynes/cm2 surrounding the conductor and isolating the conductor from the thinned, substantially flexible monocrystalline semiconductor substrate;
-
61. The stacked memory integrated circuit of claim 6, further comprising at least one additional memory circuit layer, the at least one additional memory circuit layer comprising a thinned, substantially flexible monocrystalline semiconductor substrate, wherein said semiconductor substrate comprising a plurality of etched through-holes each surrounding a vertical interconnect, each vertical interconnect comprising a conductor and an insulator comprising low-stress silicon-based dielectric material having a stress of less than 5×
- 108 dynes/cm2 surrounding the conductor and isolating the conductor from the thinned, substantially flexible monocrystalline semiconductor substrate;
wherein at least one of the plurality of block stacks comprises a plurality of the vertical interconnects.
- 108 dynes/cm2 surrounding the conductor and isolating the conductor from the thinned, substantially flexible monocrystalline semiconductor substrate;
-
62. The stacked memory integrated circuit of claim 61, wherein the at least one control circuit layer, the at least one memory circuit layer, and the at least one additional memory circuit layer together form an integrated memory, wherein at least one of:
-
the at least one control circuit layer further comprising circuitry for performing reconfiguration of one or more memory portions of said integrated memory; the at least one control circuit layer further comprising circuitry for performing functional testing of one or more memory portions of said integrated memory, wherein the test circuitry performs tests of the one or more memory portions of said integrated memory using one or more of the vertical interconnects; the at least one control circuit layer further comprising circuitry for performing error correction of read data of one or more memory portions of said integrated memory; and
,a process technology used to make the at least one control circuit layer is different from a process technology used to make the at least one memory circuit layer or the at least one additional memory circuit layer.
-
-
63. The stacked memory integrated circuit of claim 61, wherein:
- at least one block stack of the plurality of block stacks comprises at least one memory array controller block, one or more memory array blocks and an array of the vertical interconnects that vertically interconnect the at least one memory array controller block and the one or more memory array blocks and pass through at least one of the at least one memory array controller block and the one or more memory array blocks, wherein the at least one memory array controller block comprises circuitry for performing memory accesses with the one or more memory array blocks;
wherein at least two of the plurality of block stacks can independently and simultaneously perform memory accesses within the stacked memory integrated circuit, wherein the array of vertical interconnects of the at least two of the plurality of block stacks can independently and simultaneously transfer data during said memory accesses.
- at least one block stack of the plurality of block stacks comprises at least one memory array controller block, one or more memory array blocks and an array of the vertical interconnects that vertically interconnect the at least one memory array controller block and the one or more memory array blocks and pass through at least one of the at least one memory array controller block and the one or more memory array blocks, wherein the at least one memory array controller block comprises circuitry for performing memory accesses with the one or more memory array blocks;
-
64. The stacked memory integrated circuit of claim 63, wherein the at least one memory array controller block of at least one block stack of the plurality of the block stacks comprises error correction circuitry that performs error correction on read data from the at least one or more memory array blocks of said at least one block stack, wherein read data is transferred through one or more vertical interconnects of the array of vertical interconnects of the at least one block stack.
-
65. The stacked memory integrated circuit of claim 64, wherein the read data includes ECC data used by the circuitry of the at least one memory array controller block to perform error correction on the read data.
-
66. The stacked memory integrated circuit of claim 63, wherein the at least one memory array controller block of at least one block stack of the plurality of the block stacks comprises reconfiguration circuitry that performs reconfiguration of the array of vertical interconnects to avoid using one or more defective memory portions of the plurality of memory array blocks of said at least one block stack.
-
67. The stacked memory integrated circuit of claim 66, wherein the reconfiguration circuitry performs substitutions of the one or more defective memory portions of the plurality of memory array blocks for one or more redundant memory portions from at least one of the plurality of memory array blocks.
-
68. The stacked memory integrated circuit of claim 67, wherein the one or more defective memory portions comprise defective gate lines and the one or more redundant memory portions comprise redundant gate lines for substitution of the defective gate lines.
-
69. The stacked memory integrated circuit of claim 63, wherein the at least one memory array controller block of at least one block stack of the plurality of block stacks comprises refresh circuitry that performs refresh of one or more memory portions of the plurality of memory array blocks of said at least one block stack, wherein the refresh circuitry performs refresh of the one or more memory portions of the plurality of memory array blocks using one or more of the array of vertical interconnects of said at least one block stack.
-
70. The stacked memory integrated circuit of claim 63, wherein the at least one memory array controller block of at least one block stack of the plurality of block stacks comprises functional test circuitry that performs functional testing of one or more memory portions of the plurality of memory array blocks of said at least one block stack, wherein the test circuitry tests the one or more memory portions of the plurality of memory array blocks using one or more of the vertical interconnects of said at least one block stack.
-
-
9. A method of information processing using a stacked memory integrated circuit comprising a plurality of circuit layers comprising at least one control circuit layer and at least one memory circuit layer arranged in a stacked relationship, wherein the control and memory circuit layers of the stacked memory integrated circuit are partitioned into a plurality of vertically interconnected circuit block stacks of control and memory circuit blocks and configured for a plurality of said vertically interconnected circuit block stacks to independently and simultaneously perform memory operations, the method comprising:
-
control circuitry of a first memory block stack receiving a first memory address, and control circuitry of a second memory block stack receiving a second memory address; and the control circuitry of the first memory block stack reading or writing one or more memory locations corresponding to said first memory address of the memory circuitry, and independently, the control circuitry of the second memory block stack reading or writing one or more memory locations corresponding to said second memory address of the memory circuitry. - View Dependent Claims (10, 11, 33, 153, 154, 155, 156, 157, 158, 159, 160, 161)
-
10. The method of information processing using a stacked memory integrated circuit of claim 9, further comprising at least one low-stress silicon-based dielectric layer having a tensile stress of less than 5×
- 108 dynes/cm;
at least one of the plurality of circuit layers comprises a thinned, substantially flexible monocrystalline semiconductor substrate of one piece, wherein the semiconductor substrate is made substantially flexible when it is thinned and polished or smoothed by first grinding away semiconductor wafer material from a backside of the semiconductor substrate to leave an exposed surface thereof, and then polishing or smoothing the exposed surface; and
,wherein; the stacked memory integrated circuit is substantially flexible based on a combination of one or more of the at least one low-stress silicon-based dielectric layer having tensile low stress and the semiconductor substrate being substantially flexible; the thinned, substantially flexible monocrystalline semiconductor substrate is polished or smoothed to reduce vulnerability to fracture as a result of flexing; at least one of the plurality of circuit layers has edges that define its size in area; and
the thinned, substantially flexible monocrystalline semiconductor substrate extends in one piece across a substantial portion of the area between the edges; and
,wherein;
at least one of the plurality of circuit layers comprises a singulated die having a die area defined by its perimeter; and
the thinned, substantially flexible monocrystalline semiconductor substrate extends in one piece across a substantial portion of the die area.
- 108 dynes/cm;
-
11. The method of information processing using a stacked memory integrated circuit of claim 10, comprising the control circuit layer performing reconfiguration of at least a portion of the stacked memory integrated circuit.
-
33. The method of information processing using a stacked memory integrated circuit of claim 10, comprising the control circuit layer performing functional testing of at least a portion of the stacked memory integrated circuit.
-
153. The method of information processing using a stacked memory integrated circuit of claim 10, comprising the control circuit layer performing refresh processing of at least a portion of the stacked memory integrated circuit.
-
154. The method of information processing using a stacked memory integrated circuit of claim 10, comprising the control circuit layer performing error correction processing of at least a portion of the stacked memory integrated circuit.
-
155. The method of information processing using a stacked memory integrated circuit of claim 10, further comprising at least one additional memory circuit layer, the at least one additional memory circuit layer comprising a thinned, substantially flexible monocrystalline semiconductor substrate, wherein said semiconductor substrate comprising a plurality of etched through-holes each surrounding a vertical interconnect, each vertical interconnect comprising a conductor and an insulator comprising low-stress silicon-based dielectric material having a stress of less than 5×
- 108 dynes/cm2 surrounding the conductor and isolating the conductor from the thinned, substantially flexible monocrystalline semiconductor substrate;
wherein said at least one of the plurality of block stacks comprises a plurality of the vertical interconnects.
- 108 dynes/cm2 surrounding the conductor and isolating the conductor from the thinned, substantially flexible monocrystalline semiconductor substrate;
-
156. The method of information processing using a stacked memory integrated circuit of claim 155, wherein:
- the first memory block stack comprises at least one control block and the one or more memory blocks an array of the vertical interconnects that vertically interconnect the at least one control block and the one or more memory blocks and pass through at least one of the at least one memory control block and the one or more memory blocks, wherein the at least one memory control block comprises circuitry for performing error correction on read data from the at least one or more memory blocks of said first memory block stack, wherein read data is transferred through one or more vertical interconnects of the array of vertical interconnects of the first memory block stack.
-
157. The method of information processing using a stacked memory integrated circuit of claim 156, wherein the read data includes ECC data used by the circuitry of the at least one memory control block to perform error correction on the read data.
-
158. The method of information processing using a stacked memory integrated circuit of claim 156, wherein the first memory block stack comprises at least one control block and the one or more memory blocks an array of the vertical interconnects that vertically interconnect the at least one control block and the one or more memory blocks and pass through at least one of the at least one memory control block and the one or more memory blocks, wherein the at least one memory control block comprises reconfiguration circuitry that performs reconfiguration of the array of vertical interconnects to avoid using one or more defective memory portions of the one or more memory blocks of the first memory block stack.
-
159. The method of information processing using a stacked memory integrated circuit of claim 158, wherein the reconfiguration circuitry substitutes for the one or more defective memory portions of the plurality of memory array blocks one or more redundant memory portions from at least one of the one or more memory blocks of the first memory block stack.
-
160. The method of information processing using a stacked memory integrated circuit of claim 159, wherein the one or more defective memory portions comprise defective gate lines of the plurality of memory blocks and the one or more redundant memory portions comprise redundant gate lines for substitution of the defective gate lines.
-
161. The method of information processing using a stacked memory integrated circuit of claim 156, wherein the first memory block stack comprises at least one control block and the one or more memory blocks an array of the vertical interconnects that vertically interconnect the at least one control block and the one or more memory blocks and pass through at least one of the at least one memory control block and the one or more memory blocks, wherein the at least one memory control block comprises refresh circuitry that performs refresh of one or more memory portions of the plurality of memory blocks, wherein the refresh circuitry performs refresh of the one or more memory portions of the plurality of memory blocks using one or more of the vertical interconnects of the first memory block stack.
-
10. The method of information processing using a stacked memory integrated circuit of claim 9, further comprising at least one low-stress silicon-based dielectric layer having a tensile stress of less than 5×
-
-
12. A stacked memory integrated circuit comprising:
-
a first integrated circuit controller layer; at least one low stress dielectric layer formed over the first integrated circuit controller layer and having a tensile stress of less than 5×
108 dynes/cm2; anda plurality of memory layers overlaying the first integrated circuit controller layer; wherein;
the first integrated circuit controller layer and the plurality of memory layers of the stacked memory integrated circuit are partitioned into a plurality of vertically interconnected circuit block stacks; and
, at least one vertical interconnection passes through at least one of the memory layers, a majority of the at least one vertical interconnection being insulated by a dielectric material having a tensile stress of less than 5×
108 dynes/cm2. - View Dependent Claims (13, 14, 15, 16, 34, 71, 72, 73, 74, 75, 76, 77, 78, 79, 80, 81, 82, 83, 84, 85, 86, 87, 88)
-
13. The stacked memory integrated circuit of claim 12, further comprising at least one low-stress silicon-based dielectric layer having a tensile stress of less than 5×
- 108 dynes/cm;
at least one of the first integrated circuit controller layer and the plurality of memory layers comprises a thinned, substantially flexible monocrystalline semiconductor substrate of one piece, wherein the semiconductor substrate is made substantially flexible when it is thinned and polished or smoothed by first grinding away semiconductor wafer material from a backside of the semiconductor substrate to leave an exposed surface thereof, and then polishing or smoothing the exposed surface; and
,wherein; the stacked memory integrated circuit is substantially flexible based on the combination of one or more of the at least one low-stress silicon-based dielectric layer having tensile low stress and the semiconductor substrate being substantially flexible; the thinned, substantially flexible monocrystalline semiconductor substrate is polished or smoothed to reduce vulnerability to fracture as a result of flexing; the at least one of the first integrated circuit controller layer and the plurality of memory layers has edges that define its size in area; and
the thinned, substantially flexible monocrystalline semiconductor substrate extends in one piece across a substantial portion of the area between the edges; and
,wherein;
the at least one of the first integrated circuit controller layer and the plurality of memory layers comprises a singulated die having a die area defined by its perimeter; and
the thinned, substantially flexible monocrystalline semiconductor substrate extends in one piece across a substantial portion of the die area.
- 108 dynes/cm;
-
14. The stacked memory integrated circuit of claim 13, wherein at least one of the plurality of vertically interconnected circuit block stacks comprise a memory array and an array of vertical interconnects vertically interconnecting the plurality of memory layers and the first integrated circuit controller layer.
-
15. The stacked memory integrated circuit of claim 13, wherein the first integrated circuit controller layer is configured to perform functional testing of at least part of the stacked memory integrated circuit.
-
16. The stacked memory integrated circuit of claim 13, wherein the first integrated circuit controller layer is configured to perform reconfiguration of at least part of the stacked memory integrated circuit.
-
34. The stacked memory integrated circuit of claim 13, wherein at least two of the plurality of vertically interconnected circuit block stacks are configured to independently and simultaneously perform memory operations.
-
71. The stacked memory integrated circuit of claim 12, further comprising:
-
at least one thinned, substantially flexible monocrystalline semiconductor substrate of one piece, wherein the semiconductor substrate is made substantially flexible when it is thinned and polished or smoothed by first grinding away semiconductor wafer material from a backside of the semiconductor substrate to leave an exposed surface thereof, and then polishing or smoothing the exposed surface; and
, a low-stress silicon-based dielectric layer formed above the thinned, substantially flexible monocrystalline semiconductor substrate and having a tensile stress of less than 5×
108 dynes/cm2, wherein;the polished or smoothed surface of the thinned, substantially flexible monocrystalline semiconductor substrate is polished or smoothed to reduce vulnerability to fracture as a result of flexing; and
at least one of the plurality of circuit layers has edges that define its size in area;and the thinned, substantially flexible monocrystalline semiconductor substrate extends in one piece across a substantial portion of the area between the edges.
-
-
72. The stacked memory integrated circuit of claim 12, further comprising:
-
at least one thinned, substantially flexible monocrystalline semiconductor substrate of one piece, wherein the semiconductor substrate is made substantially flexible when it is thinned and polished or smoothed by first grinding away semiconductor wafer material from a backside of the semiconductor substrate to leave an exposed surface thereof, and then polishing or smoothing the exposed surface; and
, a low-stress silicon-based dielectric layer formed above the thinned, substantially flexible monocrystalline semiconductor substrate and having a tensile stress of less than 5×
108 dynes/cm2, wherein;the polished or smoothed surface of the thinned, substantially flexible monocrystalline semiconductor substrate is polished or smoothed to reduce vulnerability to fracture as a result of flexing; and
at least one of the plurality of circuit layers comprises a singulated die having a die area defined by its perimeter; and
the thinned, substantially flexible monocrystalline semiconductor substrate extends in one piece across a substantial portion of the die area.
-
-
73. The stacked memory integrated circuit of claim 12, further comprising:
-
at least one thinned, substantially flexible monocrystalline semiconductor substrate of one piece, wherein the semiconductor substrate is made substantially flexible when it is thinned and polished or smoothed by first grinding away semiconductor wafer material from a backside of the semiconductor substrate to leave an exposed surface thereof, and then polishing or smoothing the exposed surface; and
, a low-stress silicon-based dielectric layer formed above the thinned, substantially flexible monocrystalline semiconductor substrate and having a tensile stress of less than 5×
108 dynes/cm2, wherein;the polished or smoothed surface of the thinned, substantially flexible monocrystalline semiconductor substrate is polished or smoothed to reduce vulnerability to fracture as a result of flexing; and
at least one of the plurality of circuit layers is substantially flexible based on the thinned, substantially flexible monocrystalline semiconductor substrate being substantially flexible and the stress of the low stress silicon-based dielectric layer being less than 5×
108 dynes/cm2 tensile.
-
-
74. The stacked memory integrated circuit of claim 13, wherein at least one of the plurality of memory layers comprises spare memory cells for replacement of defective memory cells.
-
75. The stacked memory integrated circuit of claim 13, further comprising spare or redundant vertical interconnections interconnecting the first integrated circuit controller layer and at least one of the plurality of memory layers.
-
76. The stacked memory integrated circuit of claim 13, wherein at least one of:
-
the first integrated circuit controller layer comprises refresh logic for performing refresh of at least a portion of the stacked memory integrated circuit; the first integrated circuit controller layer comprises reconfiguration logic for performing reconfiguration of at least one of the plurality of memory layers after manufacture of the stacked memory integrated circuit has been completed and during a useful life of the stacked memory integrated circuit; the first integrated circuit controller layer comprises memory test logic for performing functional testing of at least a portion of the stacked memory integrated circuit; the first integrated circuit controller layer comprises memory error correction logic for performing error correction of read data of the stacked memory integrated circuit.
-
-
77. The stacked memory integrated circuit of claim 13, wherein a process technology used to make the first integrated circuit controller layer is different from a process technology used to make at least one of the plurality of memory layers.
-
78. The stacked memory integrated circuit of claim 12, further comprising at least one additional memory layer, the at least one additional memory layer comprising a thinned, substantially flexible monocrystalline semiconductor substrate, wherein said semiconductor substrate comprising a plurality of etched through-holes each surrounding a vertical interconnect, each vertical interconnect comprising a conductor and an insulator comprising low-stress silicon-based dielectric material having a tensile stress of less than 5×
- 108 dynes/cm2 surrounding the conductor and isolating the conductor from the thinned, substantially flexible monocrystalline semiconductor substrate;
wherein at least one of the plurality of block stacks comprises a plurality of the vertical interconnects.
- 108 dynes/cm2 surrounding the conductor and isolating the conductor from the thinned, substantially flexible monocrystalline semiconductor substrate;
-
79. The stacked memory integrated circuit of claim 13, further comprising at least one additional memory layer, the at least one additional memory layer comprising a thinned, substantially flexible monocrystalline semiconductor substrate, wherein said semiconductor substrate comprising a plurality of etched through-holes each surrounding a vertical interconnect, each vertical interconnect comprising a conductor and an insulator comprising low-stress silicon-based dielectric material having a stress of less than 5×
- 108 dynes/cm2 surrounding the conductor and isolating the conductor from the thinned, substantially flexible monocrystalline semiconductor substrate;
wherein at least one of the plurality of block stacks comprises a plurality of the vertical interconnects.
- 108 dynes/cm2 surrounding the conductor and isolating the conductor from the thinned, substantially flexible monocrystalline semiconductor substrate;
-
80. The stacked memory integrated circuit of claim 79, wherein the first integrated circuit controller, the plurality of memory layers, and the at least one additional memory layer together form an integrated memory, wherein at least one of:
-
the first integrated circuit controller layer further comprising circuitry for performing refresh of one or more memory portions of said integrated memory; the first integrated circuit controller layer further comprising circuitry for performing reconfiguration of one or more memory portions of said integrated memory; the first integrated circuit controller layer further comprising circuitry for performing functional testing of one or more memory portions of said integrated memory, wherein the test circuitry performs tests of the one or more memory portions of said integrated memory using one or more of the vertical interconnects; the first integrated circuit controller layer further comprising circuitry for performing error correction of read data of one or more memory portions of said integrated memory; and
,a process technology used to make the first integrated circuit controller layer is different from a process technology used to make the plurality of memory layers or the at least one additional memory layer.
-
-
81. The stacked memory integrated circuit of claim 79, wherein:
- at least one block stack of the plurality of block stacks comprises at least one memory array controller block, one or more memory array blocks and an array of the vertical interconnects that vertically interconnect the at least one memory array controller block and the one or more memory array blocks and pass through at least one of the at least one memory array controller block and the one or more memory array blocks, wherein the at least one memory array controller block comprises circuitry for performing memory accesses with the one or more memory array blocks;
wherein at least two of the plurality of block stacks can independently and simultaneously perform memory accesses within the stacked memory integrated circuit, wherein the array of vertical interconnects of the at least two of the plurality of block stacks can independently and simultaneously transfer data during said memory accesses.
- at least one block stack of the plurality of block stacks comprises at least one memory array controller block, one or more memory array blocks and an array of the vertical interconnects that vertically interconnect the at least one memory array controller block and the one or more memory array blocks and pass through at least one of the at least one memory array controller block and the one or more memory array blocks, wherein the at least one memory array controller block comprises circuitry for performing memory accesses with the one or more memory array blocks;
-
82. The stacked memory integrated circuit of claim 81, wherein the at least one memory array controller block of at least one block stack of the plurality of the block stacks comprises error correction circuitry that performs error correction on read data from the at least one or more memory array blocks of said at least one block stack, wherein read data is transferred through one or more vertical interconnects of the array of vertical interconnects of the at least one block stack.
-
83. The stacked memory integrated circuit of claim 82, wherein the read data includes ECC data used by the circuitry of the at least one memory array controller block to perform error correction on the read data.
-
84. The stacked memory integrated circuit of claim 81, wherein the at least one memory array controller block of at least one block stack of the plurality of the block stacks comprises reconfiguration circuitry that performs reconfiguration of the array of vertical interconnects to avoid using one or more defective memory portions of the plurality of memory array blocks of said at least one block stack.
-
85. The stacked memory integrated circuit of claim 84, wherein the reconfiguration circuitry performs substitutions of the one or more defective memory portions of the plurality of memory array blocks for one or more redundant memory portions from at least one of the plurality of memory array blocks.
-
86. The stacked memory integrated circuit of claim 85, wherein the one or more defective memory portions comprise defective gate lines and the one or more redundant memory portions comprise redundant gate lines for substitution of the defective gate lines.
-
87. The stacked memory integrated circuit of claim 81, wherein the at least one memory array controller block of at least one block stack of the plurality of block stacks comprises refresh circuitry that performs refresh of one or more memory portions of the plurality of memory array blocks of said at least one block stack, wherein the refresh circuitry performs refresh of the one or more memory portions of the plurality of memory array blocks using one or more of the array of vertical interconnects of said at least one block stack.
-
88. The stacked memory integrated circuit of claim 81, wherein the at least one memory array controller block of at least one block stack of the plurality of block stacks comprises functional test circuitry that performs functional testing of one or more memory portions of the plurality of memory array blocks of said at least one block stack, wherein the test circuitry tests the one or more memory portions of the plurality of memory array blocks using one or more of the vertical interconnects of said at least one block stack.
-
13. The stacked memory integrated circuit of claim 12, further comprising at least one low-stress silicon-based dielectric layer having a tensile stress of less than 5×
-
-
89. A stacked memory integrated circuit comprising:
-
a plurality of circuit layers comprising at least one control circuit layer and at least one memory circuit layer arranged in a stacked relationship; wherein the at least one control circuit layer and the at least one memory circuit layer of the stacked memory integrated circuit are partitioned into a plurality of vertically interconnected circuit block stacks and configured for a plurality of said vertically interconnected circuit block stacks to independently perform memory operations; and
,wherein the at least one control circuit layer comprising reconfiguration circuitry for reconfiguring the at least one memory circuit layer after manufacture of the stacked memory integrated circuit has been completed and during a useful life of the stacked memory integrated circuit. - View Dependent Claims (90, 91, 92, 93, 94, 95, 96, 97, 98, 99, 100, 101, 102, 103, 104, 105, 106, 107, 108, 109, 110, 111, 112)
-
90. The stacked memory integrated circuit of claim 89, further comprising at least one low-stress silicon-based dielectric layer having a tensile stress of less than 5×
- 108 dynes/cm;
at least one of the plurality of circuit layers comprises a thinned, substantially flexible monocrystalline semiconductor substrate of one piece, wherein the semiconductor substrate is made substantially flexible when it is thinned and polished or smoothed by first grinding away semiconductor wafer material from a backside of the semiconductor substrate to leave an exposed surface thereof, and then polishing or smoothing the exposed surface; wherein;
the stacked memory integrated circuit is substantially flexible based on a combination of one or more of the at least one low-stress silicon-based dielectric layer having tensile low stress and the semiconductor substrate being substantially flexible;one of the plurality of circuit layers comprising the said at least one low stress dielectric layer and the said thinned semiconductor substrate is substantially flexible; the thinned, substantially flexible monocrystalline semiconductor substrate is polished or smoothed to reduce vulnerability to fracture as a result of flexing; at least one of the plurality of circuit layers has edges that define its size in area; and
the thinned, substantially flexible monocrystalline semiconductor substrate extends in one piece across a substantial portion of the area between the edges; and
,wherein;
at least one of the plurality of circuit layers comprises a singulated die having a die area defined by its perimeter; and
the thinned, substantially flexible monocrystalline semiconductor substrate extends in one piece across a substantial portion of the die area.
- 108 dynes/cm;
-
91. The stacked memory integrated circuit of claim 89, wherein the reconfiguration circuitry causes one or more defective memory portions to be replaced by one or more non-defective memory portions of the stacked memory integrated circuit.
-
92. The stacked memory integrated circuit of claim 91, wherein the one or more defective memory portions comprise defective gate lines of the at least one memory circuit layer and the one or more non-defective memory portions comprise non-defective gate lines of the at least one memory circuit layer.
-
93. The stacked memory integrated circuit of claim 90, wherein the reconfiguration circuitry causes one or more defective memory portions to be replaced by one or more non-defective memory portions of the stacked memory integrated circuit.
-
94. The stacked memory integrated circuit of claim 93, wherein the one or more defective memory portions comprise defective gate lines of the at least one memory circuit layer and the one or more non-defective memory portions comprise non-defective gate lines of the at least one memory circuit layer.
-
95. The stacked memory integrated circuit of claim 89, further comprising:
-
at least one thinned, substantially flexible monocrystalline semiconductor substrate of one piece, wherein the semiconductor substrate is made substantially flexible when it is thinned and polished or smoothed by first grinding away semiconductor wafer material from a backside of the semiconductor substrate to leave an exposed surface thereof, and then polishing or smoothing the exposed surface; and
, a low-stress silicon-based dielectric layer formed above the thinned, substantially flexible monocrystalline semiconductor substrate and having a tensile stress of less than 5×
108 dynes/cm2, wherein;the polished or smoothed surface of the thinned, substantially flexible monocrystalline semiconductor substrate is polished or smoothed to reduce vulnerability to fracture as a result of flexing; and
at least one of the plurality of circuit layers has edges that define its size in area;and the thinned, substantially flexible monocrystalline semiconductor substrate extends in one piece across a substantial portion of the area between the edges.
-
-
96. The stacked memory integrated circuit of claim 89, further comprising:
-
at least one thinned, substantially flexible monocrystalline semiconductor substrate of one piece, wherein the semiconductor substrate is made substantially flexible when it is thinned and polished or smoothed by first grinding away semiconductor wafer material from a backside of the semiconductor substrate to leave an exposed surface thereof, and then polishing or smoothing the exposed surface; and
, a low-stress silicon-based dielectric layer formed above the thinned, substantially flexible monocrystalline semiconductor substrate and having a tensile stress of less than 5×
108 dynes/cm2, wherein;the polished or smoothed surface of the thinned, substantially flexible monocrystalline semiconductor substrate is polished or smoothed to reduce vulnerability to fracture as a result of flexing; and
at least one of the plurality of circuit layers comprises a singulated die having a die area defined by its perimeter; and
the thinned, substantially flexible monocrystalline semiconductor substrate extends in one piece across a substantial portion of the die area.
-
-
97. The stacked memory integrated circuit of claim 89, further comprising:
-
at least one thinned, substantially flexible monocrystalline semiconductor substrate of one piece, wherein the semiconductor substrate is made substantially flexible when it is thinned and polished or smoothed by first grinding away semiconductor wafer material from a backside of the semiconductor substrate to leave an exposed surface thereof, and then polishing or smoothing the exposed surface; and
, a low-stress silicon-based dielectric layer formed above the thinned, substantially flexible monocrystalline semiconductor substrate and having a tensile stress of less than 5×
108 dynes/cm2, wherein;the polished or smoothed surface of the thinned, substantially flexible monocrystalline semiconductor substrate is polished or smoothed to reduce vulnerability to fracture as a result of flexing; and
at least one of the plurality of circuit layers is substantially flexible based on the thinned, substantially flexible monocrystalline semiconductor substrate being substantially flexible and the stress of the low stress silicon-based dielectric layer being less than 5×
108 dynes/cm2 tensile.
-
-
98. The stacked memory integrated circuit of claim 90, wherein the at least one memory circuit layer comprises spare memory cells for replacement of defective memory cells.
-
99. The stacked memory integrated circuit of claim 90, further comprising spare or redundant vertical interconnections interconnecting the at least one control circuit layer and the at least one memory circuit layer.
-
100. The stacked memory integrated circuit of claim 90, wherein at least one of:
-
the at least one control circuit layer comprises refresh logic for performing refresh of at least a portion of the stacked memory integrated circuit; the at least one control circuit layer comprises reconfiguration logic for performing reconfiguration of the at least one memory circuit layer after manufacture of the stacked memory integrated circuit has been completed and during a useful life of the stacked memory integrated circuit; the at least one control circuit layer comprises memory test logic for performing functional testing of at least a portion of the stacked memory integrated circuit; the at least one control circuit layer comprises memory error correction logic for performing error correction of read data of the stacked memory integrated circuit.
-
-
101. The stacked memory integrated circuit of claim 90, wherein a process technology used to make the at least one control circuit layer is different from a process technology used to make the at least one memory circuit layer.
-
102. The stacked memory integrated circuit of claim 89, further comprising at least one additional memory circuit layer, the at least one additional memory circuit layer comprising a thinned, substantially flexible monocrystalline semiconductor substrate, wherein said semiconductor substrate comprising a plurality of etched through-holes each surrounding a vertical interconnect, each vertical interconnect comprising a conductor and an insulator comprising low-stress silicon-based dielectric material having a tensile stress of less than 5×
- 108 dynes/cm2 surrounding the conductor and isolating the conductor from the thinned, substantially flexible monocrystalline semiconductor substrate;
wherein at least one of the plurality of block stacks comprises a plurality of the vertical interconnects.
- 108 dynes/cm2 surrounding the conductor and isolating the conductor from the thinned, substantially flexible monocrystalline semiconductor substrate;
-
103. The stacked memory integrated circuit of claim 90, further comprising at least one additional memory circuit layer, the at least one additional memory circuit layer comprising a thinned, substantially flexible monocrystalline semiconductor substrate, wherein said semiconductor substrate comprising a plurality of etched through-holes each surrounding a vertical interconnect, each vertical interconnect comprising a conductor and an insulator comprising low-stress silicon-based dielectric material having a stress of less than 5×
- 108 dynes/cm2 surrounding the conductor and isolating the conductor from the thinned, substantially flexible monocrystalline semiconductor substrate;
wherein at least one of the plurality of block stacks comprises a plurality of the vertical interconnects.
- 108 dynes/cm2 surrounding the conductor and isolating the conductor from the thinned, substantially flexible monocrystalline semiconductor substrate;
-
104. The stacked memory integrated circuit of claim 103, wherein the at least one control circuit layer, the at least one memory circuit layer, and the at least one additional memory circuit layer together form an integrated memory, wherein at least one of:
-
the at least one control circuit layer further comprising circuitry for performing refresh of one or more memory portions of said integrated memory; the at least one control circuit layer further comprising circuitry for performing functional testing of one or more memory portions of said integrated memory, wherein the test circuitry performs tests of the one or more memory portions of said integrated memory using one or more of the vertical interconnects; the at least one control circuit layer further comprising circuitry for performing error correction of read data of one or more memory portions of said integrated memory; and
,a process technology used to make the at least one control circuit layer is different from a process technology used to make the at least one memory circuit layer or the at least one additional memory circuit layer.
-
-
105. The stacked memory integrated circuit of claim 103, wherein:
- at least one block stack of the plurality of block stacks comprises at least one memory array controller block, one or more memory array blocks and an array of the vertical interconnects that vertically interconnect the at least one memory array controller block and the one or more memory array blocks and pass through at least one of the at least one memory array controller block and the one or more memory array blocks, wherein the at least one memory array controller block comprises circuitry for performing memory accesses with the one or more memory array blocks;
wherein at least two of the plurality of block stacks can independently and simultaneously perform memory accesses within the stacked memory integrated circuit, wherein the array of vertical interconnects of the at least two of the plurality of block stacks can independently and simultaneously transfer data during said memory accesses.
- at least one block stack of the plurality of block stacks comprises at least one memory array controller block, one or more memory array blocks and an array of the vertical interconnects that vertically interconnect the at least one memory array controller block and the one or more memory array blocks and pass through at least one of the at least one memory array controller block and the one or more memory array blocks, wherein the at least one memory array controller block comprises circuitry for performing memory accesses with the one or more memory array blocks;
-
106. The stacked memory integrated circuit of claim 105, wherein the at least one memory array controller block of at least one block stack of the plurality of the block stacks comprises error correction circuitry that performs error correction on read data from the at least one or more memory array blocks of said at least one block stack, wherein read data is transferred through one or more vertical interconnects of the array of vertical interconnects of the at least one block stack.
-
107. The stacked memory integrated circuit of claim 106, wherein the read data includes ECC data used by the circuitry of the at least one memory array controller block to perform error correction on the read data.
-
108. The stacked memory integrated circuit of claim 105, wherein the at least one memory array controller block of at least one block stack of the plurality of the block stacks comprises reconfiguration circuitry that performs reconfiguration of the array of vertical interconnects to avoid using one or more defective memory portions of the plurality of memory array blocks of said at least one block stack.
-
109. The stacked memory integrated circuit of claim 108, wherein the reconfiguration circuitry performs substitutions of the one or more defective memory portions of the plurality of memory array blocks for one or more redundant memory portions from at least one of the plurality of memory array blocks.
-
110. The stacked memory integrated circuit of claim 109, wherein the one or more defective memory portions comprise defective gate lines and the one or more redundant memory portions comprise redundant gate lines for substitution of the defective gate lines.
-
111. The stacked memory integrated circuit of claim 105, wherein the at least one memory array controller block of at least one block stack of the plurality of block stacks comprises refresh circuitry that performs refresh of one or more memory portions of the plurality of memory array blocks of said at least one block stack, wherein the refresh circuitry performs refresh of the one or more memory portions of the plurality of memory array blocks using one or more of the array of vertical interconnects of said at least one block stack.
-
112. The stacked memory integrated circuit of claim 105, wherein the at least one memory array controller block of at least one block stack of the plurality of block stacks comprises functional test circuitry that performs functional testing of one or more memory portions of the plurality of memory array blocks of said at least one block stack, wherein the test circuitry tests the one or more memory portions of the plurality of memory array blocks using one or more of the vertical interconnects of said at least one block stack.
-
90. The stacked memory integrated circuit of claim 89, further comprising at least one low-stress silicon-based dielectric layer having a tensile stress of less than 5×
-
-
113. A stacked memory integrated circuit comprising:
-
a plurality of circuit layers comprising at least one control circuit layer and at least one memory circuit layer arranged in a stacked relationship; wherein the at least one control circuit layer and the at least one memory circuit layer of the stacked memory integrated circuit are partitioned into a plurality of vertically interconnected circuit block stacks and configured for a plurality of said vertically interconnected circuit block stacks to independently perform memory operations; and
,wherein the at least one control circuit layer comprising functional test logic for performing functional testing of at least a portion of the stacked memory integrated circuit. - View Dependent Claims (114, 115, 116, 117, 118, 119, 120, 121, 122, 123, 124, 125, 126, 127, 128, 129, 130, 131, 132)
-
114. The stacked memory integrated circuit of claim 113, further comprising at least one low-stress silicon-based dielectric layer having a tensile stress of less than 5×
- 108 dynes/cm; and
,at least one of the plurality of circuit layers comprises a thinned, substantially flexible monocrystalline semiconductor substrate of one piece, wherein the semiconductor substrate is made substantially flexible when it is thinned and polished or smoothed by first grinding away semiconductor wafer material from a backside of the semiconductor substrate to leave an exposed surface thereof, and then polishing or smoothing the exposed surface; wherein;
the stacked memory integrated circuit is substantially flexible based on a combination of one or more of the at least one low-stress silicon-based dielectric layer having tensile low stress and the semiconductor substrate being substantially flexible;one of the plurality of circuit layers comprising the said at least one low stress dielectric layer and the said thinned semiconductor substrate is substantially flexible; the thinned, substantially flexible monocrystalline semiconductor substrate is polished or smoothed to reduce vulnerability to fracture as a result of flexing; wherein at least one of the plurality of circuit layers has edges that define its size in area; and
the thinned, substantially flexible monocrystalline semiconductor substrate extends in one piece across a substantial portion of the area between the edges; and
,wherein;
at least one of the plurality of circuit layers comprises a singulated die having a die area defined by its perimeter; and
the thinned, substantially flexible monocrystalline semiconductor substrate extends in one piece across a substantial portion of the die area.
- 108 dynes/cm; and
-
115. The stacked memory integrated circuit of claim 113, further comprising:
-
at least one thinned, substantially flexible monocrystalline semiconductor substrate of one piece, wherein the semiconductor substrate is made substantially flexible when it is thinned and polished or smoothed by first grinding away semiconductor wafer material from a backside of the semiconductor substrate to leave an exposed surface thereof, and then polishing or smoothing the exposed surface; and
, a low-stress silicon-based dielectric layer formed above the thinned, substantially flexible monocrystalline semiconductor substrate and having a tensile stress of less than 5×
108 dynes/cm2, wherein;the polished or smoothed surface of the thinned, substantially flexible monocrystalline semiconductor substrate is polished or smoothed to reduce vulnerability to fracture as a result of flexing; and
at least one of the plurality of circuit layers has edges that define its size in area;and the thinned, substantially flexible monocrystalline semiconductor substrate extends in one piece across a substantial portion of the area between the edges.
-
-
116. The stacked memory integrated circuit of claim 113, further comprising:
-
at least one thinned, substantially flexible monocrystalline semiconductor substrate of one piece, wherein the semiconductor substrate is made substantially flexible when it is thinned and polished or smoothed by first grinding away semiconductor wafer material from a backside of the semiconductor substrate to leave an exposed surface thereof, and then polishing or smoothing the exposed surface; and
, a low-stress silicon-based dielectric layer formed above the thinned, substantially flexible monocrystalline semiconductor substrate and having a tensile stress of less than 5×
108 dynes/cm2, wherein;the polished or smoothed surface of the thinned, substantially flexible monocrystalline semiconductor substrate is polished or smoothed to reduce vulnerability to fracture as a result of flexing; and
at least one of the plurality of circuit layers comprises a singulated die having a die area defined by its perimeter; and
the thinned, substantially flexible monocrystalline semiconductor substrate extends in one piece across a substantial portion of the die area.
-
-
117. The stacked memory integrated circuit of claim 113, further comprising:
-
at least one thinned, substantially flexible monocrystalline semiconductor substrate of one piece, wherein the semiconductor substrate is made substantially flexible when it is thinned and polished or smoothed by first grinding away semiconductor wafer material from a backside of the semiconductor substrate to leave an exposed surface thereof, and then polishing or smoothing the exposed surface; and
, a low-stress silicon-based dielectric layer formed above the thinned, substantially flexible monocrystalline semiconductor substrate and having a tensile stress of less than 5×
108 dynes/cm2, wherein;the polished or smoothed surface of the thinned, substantially flexible monocrystalline semiconductor substrate is polished or smoothed to reduce vulnerability to fracture as a result of flexing; and
at least one of the plurality of circuit layers is substantially flexible based on the thinned, substantially flexible monocrystalline semiconductor substrate being substantially flexible and the stress of the low stress silicon-based dielectric layer being less than 5×
108 dynes/cm2 tensile.
-
-
118. The stacked memory integrated circuit of claim 114, wherein the at least one memory circuit layer comprises spare memory cells for replacement of defective memory cells.
-
119. The stacked memory integrated circuit of claim 114, further comprising spare or redundant vertical interconnections interconnecting the at least one control circuit layer and the at least one memory circuit layer.
-
120. The stacked memory integrated circuit of claim 114, wherein at least one of:
-
the at least one control circuit layer comprises refresh logic for performing refresh of at least a portion of the stacked memory integrated circuit; the at least one control circuit layer comprises reconfiguration logic for performing reconfiguration of the at least one memory circuit layer after manufacture of the stacked memory integrated circuit has been completed and during a useful life of the stacked memory integrated circuit; the at least one control circuit layer comprises memory test logic for performing functional testing of at least a portion of the stacked memory integrated circuit; the at least one control circuit layer comprises memory error correction logic for performing error correction of read data of the stacked memory integrated circuit.
-
-
121. The stacked memory integrated circuit of claim 114, wherein a process technology used to make the at least one control circuit layer is different from a process technology used to make the at least one memory circuit layer.
-
122. The stacked memory integrated circuit of claim 113, further comprising at least one additional memory circuit layer, the at least one additional memory circuit layer comprising a thinned, substantially flexible monocrystalline semiconductor substrate, wherein said semiconductor substrate comprising a plurality of etched through-holes each surrounding a vertical interconnect, each vertical interconnect comprising a conductor and an insulator comprising low-stress silicon-based dielectric material having a tensile stress of less than 5×
- 108 dynes/cm2 surrounding the conductor and isolating the conductor from the thinned, substantially flexible monocrystalline semiconductor substrate;
wherein at least one of the plurality of block stacks comprises a plurality of the vertical interconnects.
- 108 dynes/cm2 surrounding the conductor and isolating the conductor from the thinned, substantially flexible monocrystalline semiconductor substrate;
-
123. The stacked memory integrated circuit of claim 114, further comprising at least one additional memory circuit layer, the at least one additional memory circuit layer comprising a thinned, substantially flexible monocrystalline semiconductor substrate, wherein said semiconductor substrate comprising a plurality of etched through-holes each surrounding a vertical interconnect, each vertical interconnect comprising a conductor and an insulator comprising low-stress silicon-based dielectric material having a stress of less than 5×
- 108 dynes/cm2 surrounding the conductor and isolating the conductor from the thinned, substantially flexible monocrystalline semiconductor substrate;
wherein at least one of the plurality of block stacks comprises a plurality of the vertical interconnects.
- 108 dynes/cm2 surrounding the conductor and isolating the conductor from the thinned, substantially flexible monocrystalline semiconductor substrate;
-
124. The stacked memory integrated circuit of claim 123, wherein the at least one control circuit layer, the at least one memory circuit layer, and the at least one additional memory circuit layer together form an integrated memory, wherein at least one of:
-
the at least one control circuit layer further comprising circuitry for performing refresh of one or more memory portions of said integrated memory; the at least one control circuit layer further comprising circuitry for performing reconfiguration of one or more memory portions of said integrated memory; the test circuitry performs tests of the one or more memory portions of said integrated memory using one or more of the vertical interconnects; the at least one control circuit layer further comprising circuitry for performing error correction of read data of one or more memory portions of said integrated memory; and
,a process technology used to make the at least one control circuit layer is different from a process technology used to make the at least one memory circuit layer or the at least one additional memory circuit layer.
-
-
125. The stacked memory integrated circuit of claim 123, wherein:
- at least one block stack of the plurality of block stacks comprises at least one memory array controller block, one or more memory array blocks and an array of the vertical interconnects that vertically interconnect the at least one memory array controller block and the one or more memory array blocks and pass through at least one of the at least one memory array controller block and the one or more memory array blocks, wherein the at least one memory array controller block comprises circuitry for performing memory accesses with the one or more memory array blocks;
wherein at least two of the plurality of block stacks can independently and simultaneously perform memory accesses within the stacked memory integrated circuit, wherein the array of vertical interconnects of the at least two of the plurality of block stacks can independently and simultaneously transfer data during said memory accesses.
- at least one block stack of the plurality of block stacks comprises at least one memory array controller block, one or more memory array blocks and an array of the vertical interconnects that vertically interconnect the at least one memory array controller block and the one or more memory array blocks and pass through at least one of the at least one memory array controller block and the one or more memory array blocks, wherein the at least one memory array controller block comprises circuitry for performing memory accesses with the one or more memory array blocks;
-
126. The stacked memory integrated circuit of claim 125, wherein the at least one memory array controller block of at least one block stack of the plurality of the block stacks comprises error correction circuitry that performs error correction on read data from the at least one or more memory array blocks of said at least one block stack, wherein read data is transferred through one or more vertical interconnects of the array of vertical interconnects of the at least one block stack.
-
127. The stacked memory integrated circuit of claim 126, wherein the read data includes ECC data used by the circuitry of the at least one memory array controller block to perform error correction on the read data.
-
128. The stacked memory integrated circuit of claim 125, wherein the at least one memory array controller block of at least one block stack of the plurality of the block stacks comprises reconfiguration circuitry that performs reconfiguration of the array of vertical interconnects to avoid using one or more defective memory portions of the plurality of memory array blocks of said at least one block stack.
-
129. The stacked memory integrated circuit of claim 128, wherein the reconfiguration circuitry performs substitutions of the one or more defective memory portions of the plurality of memory array blocks for one or more redundant memory portions from at least one of the plurality of memory array blocks.
-
130. The stacked memory integrated circuit of claim 129, wherein the one or more defective memory portions comprise defective gate lines and the one or more redundant memory portions comprise redundant gate lines for substitution of the defective gate lines.
-
131. The stacked memory integrated circuit of claim 125, wherein the at least one memory array controller block of at least one block stack of the plurality of block stacks comprises refresh circuitry that performs refresh of one or more memory portions of the plurality of memory array blocks of said at least one block stack, wherein the refresh circuitry performs refresh of the one or more memory portions of the plurality of memory array blocks using one or more of the array of vertical interconnects of said at least one block stack.
-
132. The stacked memory integrated circuit of claim 125, wherein the at least one memory array controller block of at least one block stack of the plurality of block stacks comprises functional test circuitry that performs functional testing of one or more memory portions of the plurality of memory array blocks of said at least one block stack, wherein the test circuitry tests the one or more memory portions of the plurality of memory array blocks using one or more of the vertical interconnects of said at least one block stack.
-
114. The stacked memory integrated circuit of claim 113, further comprising at least one low-stress silicon-based dielectric layer having a tensile stress of less than 5×
-
-
133. A stacked memory integrated circuit comprising:
-
a plurality of circuit layers comprising at least one control circuit layer and at least one memory circuit layer arranged in a stacked relationship; wherein the at least one control circuit layer and the at least one memory circuit layer of the stacked memory integrated circuit are partitioned into a plurality of vertically interconnected circuit block stacks and configured for a plurality of said vertically interconnected circuit block stacks to independently perform memory operations; and
,wherein the at least one control circuit layer comprising error correction logic for performing error correction of at least one defective portion of the stacked memory integrated circuit. - View Dependent Claims (134, 135, 136, 137, 138, 139, 140, 141, 142, 143, 144, 145, 146, 147, 148, 149, 150, 151, 152)
-
134. The stacked memory integrated circuit of claim 133, further comprising at least one low-stress silicon-based dielectric layer having a tensile stress less than of 5×
- 108 dynes/cm;
at least one of the plurality of circuit layers comprises a thinned, substantially flexible monocrystalline semiconductor substrate of one piece, wherein the semiconductor substrate is made substantially flexible when it is thinned and polished or smoothed by first grinding away semiconductor wafer material from a backside of the semiconductor substrate to leave an exposed surface thereof, and then polishing or smoothing the exposed surface; wherein;
the stacked memory integrated circuit is substantially flexible based on a combination of one or more of the at least one low-stress silicon-based dielectric layer having tensile low stress and the semiconductor substrate being substantially flexible;one of the plurality of circuit layers comprising the said at least one low stress dielectric layer and the said thinned semiconductor substrate is substantially flexible; the thinned, substantially flexible monocrystalline semiconductor substrate is polished or smoothed to reduce vulnerability to fracture as a result of flexing; wherein at least one of the plurality of circuit layers has edges that define its size in area; and
the thinned, substantially flexible monocrystalline semiconductor substrate extends in one piece across a substantial portion of the area between the edges; and
,wherein;
at least one of the plurality of circuit layers comprises a singulated die having a die area defined by its perimeter; and
the thinned, substantially flexible monocrystalline semiconductor substrate extends in one piece across a substantial portion of the die area.
- 108 dynes/cm;
-
135. The stacked memory integrated circuit of claim 133, further comprising:
-
at least one thinned, substantially flexible monocrystalline semiconductor substrate of one piece, wherein the semiconductor substrate is made substantially flexible when it is thinned and polished or smoothed by first grinding away semiconductor wafer material from a backside of the semiconductor substrate to leave an exposed surface thereof, and then polishing or smoothing the exposed surface; and
, a low-stress silicon-based dielectric layer formed above the thinned, substantially flexible monocrystalline semiconductor substrate and having a tensile stress of less than 5×
108 dynes/cm2, wherein;the polished or smoothed surface of the thinned, substantially flexible monocrystalline semiconductor substrate is polished or smoothed to reduce vulnerability to fracture as a result of flexing; and
at least one of the plurality of circuit layers has edges that define its size in area;and the thinned, substantially flexible monocrystalline semiconductor substrate extends in one piece across a substantial portion of the area between the edges.
-
-
136. The stacked memory integrated circuit of claim 133, further comprising:
-
at least one thinned, substantially flexible monocrystalline semiconductor substrate of one piece, wherein the semiconductor substrate is made substantially flexible when it is thinned and polished or smoothed by first grinding away semiconductor wafer material from a backside of the semiconductor substrate to leave an exposed surface thereof, and then polishing or smoothing the exposed surface; and
, a low-stress silicon-based dielectric layer formed above the thinned, substantially flexible monocrystalline semiconductor substrate and having a tensile stress of less than 5×
108 dynes/cm2, wherein;the polished or smoothed surface of the thinned, substantially flexible monocrystalline semiconductor substrate is polished or smoothed to reduce vulnerability to fracture as a result of flexing; and
at least one of the plurality of circuit layers comprises a singulated die having a die area defined by its perimeter; and
the thinned, substantially flexible monocrystalline semiconductor substrate extends in one piece across a substantial portion of the die area.
-
-
137. The stacked memory integrated circuit of claim 133, further comprising:
-
at least one thinned, substantially flexible monocrystalline semiconductor substrate of one piece, wherein the semiconductor substrate is made substantially flexible when it is thinned and polished or smoothed by first grinding away semiconductor wafer material from a backside of the semiconductor substrate to leave an exposed surface thereof, and then polishing or smoothing the exposed surface; and
, a low-stress silicon-based dielectric layer formed above the thinned, substantially flexible monocrystalline semiconductor substrate and having a tensile stress of less than 5×
108 dynes/cm2, wherein;the polished or smoothed surface of the thinned, substantially flexible monocrystalline semiconductor substrate is polished or smoothed to reduce vulnerability to fracture as a result of flexing; and
at least one of the plurality of circuit layers is substantially flexible based on the thinned, substantially flexible monocrystalline semiconductor substrate being substantially flexible and the stress of the low stress silicon-based dielectric layer being less than 5×
108 dynes/cm2 tensile.
-
-
138. The stacked memory integrated circuit of claim 134, wherein the at least one memory circuit layer comprises spare memory cells for replacement of defective memory cells.
-
139. The stacked memory integrated circuit of claim 134, further comprising spare or redundant vertical interconnections interconnecting the at least one control circuit layer and the at least one memory circuit layer.
-
140. The stacked memory integrated circuit of claim 134, wherein at least one of:
-
the at least one control circuit layer comprises refresh logic for performing refresh of at least a portion of the stacked memory integrated circuit; the at least one control circuit layer comprises reconfiguration logic for performing reconfiguration of the at least one memory circuit layer after manufacture of the stacked memory integrated circuit has been completed and during a useful life of the stacked memory integrated circuit; the at least one control circuit layer comprises memory test logic for performing functional testing of at least a portion of the stacked memory integrated circuit;
-
-
141. The stacked memory integrated circuit of claim 134, wherein a process technology used to make the at least one control circuit layer is different from a process technology used to make the at least one memory circuit layer.
-
142. The stacked memory integrated circuit of claim 133, further comprising at least one additional memory circuit layer, the at least one additional memory circuit layer comprising a thinned, substantially flexible monocrystalline semiconductor substrate, wherein said semiconductor substrate comprising a plurality of etched through-holes each surrounding a vertical interconnect, each vertical interconnect comprising a conductor and an insulator comprising low-stress silicon-based dielectric material having a tensile stress of less than 5×
- 108 dynes/cm2 surrounding the conductor and isolating the conductor from the thinned, substantially flexible monocrystalline semiconductor substrate;
wherein at least one of the plurality of block stacks comprises a plurality of the vertical interconnects.
- 108 dynes/cm2 surrounding the conductor and isolating the conductor from the thinned, substantially flexible monocrystalline semiconductor substrate;
-
143. The stacked memory integrated circuit of claim 134, further comprising at least one additional memory circuit layer, the at least one additional memory circuit layer comprising a thinned, substantially flexible monocrystalline semiconductor substrate, wherein said semiconductor substrate comprising a plurality of etched through-holes each surrounding a vertical interconnect, each vertical interconnect comprising a conductor and an insulator comprising low-stress silicon-based dielectric material having a stress of less than 5×
- 108 dynes/cm2 surrounding the conductor and isolating the conductor from the thinned, substantially flexible monocrystalline semiconductor substrate;
wherein at least one of the plurality of block stacks comprises a plurality of the vertical interconnects.
- 108 dynes/cm2 surrounding the conductor and isolating the conductor from the thinned, substantially flexible monocrystalline semiconductor substrate;
-
144. The stacked memory integrated circuit of claim 143, wherein the at least one control circuit layer, the at least one memory circuit layer, and the at least one additional memory circuit layer together form an integrated memory, wherein at least one of:
-
the at least one control circuit layer further comprising circuitry for performing refresh of one or more memory portions of said integrated memory; the at least one control circuit layer further comprising circuitry for performing reconfiguration of one or more memory portions of said integrated memory; the at least one control circuit layer further comprising circuitry for performing functional testing of one or more memory portions of said integrated memory, wherein the test circuitry performs tests of the one or more memory portions of said integrated memory using one or more of the vertical interconnects; and
,a process technology used to make the at least one control circuit layer is different from a process technology used to make the at least one memory circuit layer or the at least one additional memory circuit layer.
-
-
145. The stacked memory integrated circuit of claim 143, wherein:
- at least one block stack of the plurality of block stacks comprises at least one memory array controller block, one or more memory array blocks and an array of the vertical interconnects that vertically interconnect the at least one memory array controller block and the one or more memory array blocks and pass through at least one of the at least one memory array controller block and the one or more memory array blocks, wherein the at least one memory array controller block comprises circuitry for performing memory accesses with the one or more memory array blocks;
wherein at least two of the plurality of block stacks can independently and simultaneously perform memory accesses within the stacked memory integrated circuit, wherein the array of vertical interconnects of the at least two of the plurality of block stacks can independently and simultaneously transfer data during said memory accesses.
- at least one block stack of the plurality of block stacks comprises at least one memory array controller block, one or more memory array blocks and an array of the vertical interconnects that vertically interconnect the at least one memory array controller block and the one or more memory array blocks and pass through at least one of the at least one memory array controller block and the one or more memory array blocks, wherein the at least one memory array controller block comprises circuitry for performing memory accesses with the one or more memory array blocks;
-
146. The stacked memory integrated circuit of claim 145, wherein the at least one memory array controller block of at least one block stack of the plurality of the block stacks comprises error correction circuitry that performs error correction on read data from the at least one or more memory array blocks of said at least one block stack, wherein read data is transferred through one or more vertical interconnects of the array of vertical interconnects of the at least one block stack.
-
147. The stacked memory integrated circuit of claim 146, wherein the read data includes ECC data used by the circuitry of the at least one memory array controller block to perform error correction on the read data.
-
148. The stacked memory integrated circuit of claim 145, wherein the at least one memory array controller block of at least one block stack of the plurality of the block stacks comprises reconfiguration circuitry that performs reconfiguration of the array of vertical interconnects to avoid using one or more defective memory portions of the plurality of memory array blocks of said at least one block stack.
-
149. The stacked memory integrated circuit of claim 148, wherein the reconfiguration circuitry performs substitutions of the one or more defective memory portions of the plurality of memory array blocks for one or more redundant memory portions from at least one of the plurality of memory array blocks.
-
150. The stacked memory integrated circuit of claim 149, wherein the one or more defective memory portions comprise defective gate lines and the one or more redundant memory portions comprise redundant gate lines for substitution of the defective gate lines.
-
151. The stacked memory integrated circuit of claim 145, wherein the at least one memory array controller block of at least one block stack of the plurality of block stacks comprises refresh circuitry that performs refresh of one or more memory portions of the plurality of memory array blocks of said at least one block stack, wherein the refresh circuitry performs refresh of the one or more memory portions of the plurality of memory array blocks using one or more of the array of vertical interconnects of said at least one block stack.
-
152. The stacked memory integrated circuit of claim 145, wherein the at least one memory array controller block of at least one block stack of the plurality of block stacks comprises functional test circuitry that performs functional testing of one or more memory portions of the plurality of memory array blocks of said at least one block stack, wherein the test circuitry tests the one or more memory portions of the plurality of memory array blocks using one or more of the vertical interconnects of said at least one block stack.
-
134. The stacked memory integrated circuit of claim 133, further comprising at least one low-stress silicon-based dielectric layer having a tensile stress less than of 5×
-
Specification
- Resources
-
Current AssigneeElm 3DS Innovations LLC
-
Original AssigneeElm 3DS Innovations LLC
-
InventorsLeedy, Glenn J
-
Primary Examiner(s)Lam, David
-
Application NumberUS14/060,840Publication NumberTime in Patent Office279 DaysField of Search365/51, 365/63, 365/72, 257777-778, 257685-686, 438/455, 438/977, 438107-108US Class Current257/777CPC Class CodesG11C 5/02 Disposition of storage elem...G11C 5/06 Arrangements for interconne...H01L 21/76898 formed through a semiconduc...H01L 2224/8083 Solid-solid interdiffusionH01L 2224/8384 SinteringH01L 23/481 Internal lead connections, ...H01L 23/5226 Via connections in a multil...H01L 25/0657 Stacked arrangements of dev...H01L 27/0688 Integrated circuits having ...H01L 29/02 Semiconductor bodies ; Mult...H01L 2924/01079 Gold [Au]H10B 12/50 Peripheral circuit region s...Y10S 438/977 Thinning or removal of subs...