Memory device and method for driving memory array thereof
First Claim
1. A method for driving a memory array, the memory array comprising a plurality of columns of memory cells, each column of memory cells of the memory array being coupled to a local voltage source, a bit line, and a bit line bar, the method comprising:
- providing a working voltage to pre-charge the bit line and the bit line bar of the column of memory cells when a memory cell of the column of memory cells is selected to be read; and
using local voltage sources coupled to remaining columns of memory cells of the memory array to provide high voltages lower than the working voltage to pre-charge bit lines and bit line bars of the remaining columns of memory cells when the memory cell is selected to be read.
2 Assignments
0 Petitions
Accused Products
Abstract
A memory array includes a plurality of columns of memory cells and each column of memory cells of the memory array is coupled to a local voltage source, a bit line, and a bit line bar. Provide a working voltage to pre-charge the bit line and the bit line bar of the column of memory cells when a memory cell of the column of memory cells is selected to be read, and meanwhile use local voltage sources coupled to remaining columns of memory cells of the memory array to provide high voltages lower than the working voltage to pre-charge bit lines and bit line bars of the remaining columns of memory cells.
120 Citations
9 Claims
-
1. A method for driving a memory array, the memory array comprising a plurality of columns of memory cells, each column of memory cells of the memory array being coupled to a local voltage source, a bit line, and a bit line bar, the method comprising:
-
providing a working voltage to pre-charge the bit line and the bit line bar of the column of memory cells when a memory cell of the column of memory cells is selected to be read; and using local voltage sources coupled to remaining columns of memory cells of the memory array to provide high voltages lower than the working voltage to pre-charge bit lines and bit line bars of the remaining columns of memory cells when the memory cell is selected to be read. - View Dependent Claims (2, 3, 4, 5, 6, 7)
-
-
8. A method for driving a memory array, the memory array comprising a plurality of columns of memory cells, each column of memory cells of the columns of memory cells being coupled to a local voltage source, a bit line and a bit line bar, the local voltage source comprising a first NMOS transistor coupled between a working voltage and the bit line, and a second NMOS transistor coupled between the working voltage and the bit line bar, a control end of the first NMOS transistor being coupled to a control end of the second NMOS transistor, the method comprising:
-
providing a high voltage lower than the working voltage to one of the bit line and the bit line bar of the column of memory cells when a memory cell of the column of memory cells is selected to be written; and providing a low voltage lower than the working voltage to another one of the bit line and the bit line bar of the column of memory cells when the memory cell is selected to be written. - View Dependent Claims (9)
-
Specification