Display panel
First Claim
1. A display panel, comprising:
- a substrate, having a display region and a peripheral region;
at least one thin film transistor device, disposed in the display region;
a patterned dielectric layer, comprising;
an inter-layered dielectric (ILD) layer, disposed in the display region and over the thin film transistor device; and
a sealant stage, disposed in the peripheral region and surrounding the display region;
a patterned metal layer, comprising;
at least one signal line, disposed on the ILD layer in the display region; and
at least one first connecting line and at least one second connecting line, disposed in the peripheral region, the first connecting line being disposed in an inner side of the sealant stage facing the display region and electrically connected to the signal line, and the second connecting line being disposed in an outer side of the sealant stage opposite to the display region;
at least one bridge line, disposed in the peripheral region, the bridge line being disposed at least under the sealant stage, wherein the first connecting line and the second connecting line are electrically connected to each other through the bridge line;
an encapsulation substrate, disposed opposite to the substrate; and
a sealant disposed on the sealant stage so that the sealant is not in direct physical contact with the bridge line, wherein the sealant is in direct physical contact with the sealant stage.
1 Assignment
0 Petitions
Accused Products
Abstract
A display panel includes a substrate, a TFT device, a patterned dielectric layer, a patterned metal layer and a bridge line. The TFT device is disposed in a display region. The patterned dielectric layer includes an ILD layer disposed over the TFT device, and a sealant stage disposed in a peripheral region. The patterned metal layer includes a signal line disposed on the ILD layer, and a first connecting line and a second connecting line. The first connecting line is disposed in an inner side of the sealant stage facing the display region, and the first connecting line is electrically connected to the signal line. The second connecting line is disposed in an outer side of the sealant stage opposite to the display region. The bridge line is disposed under the sealant stage, and the first connecting line and the second connecting line are electrically connected through the bridge line.
-
Citations
19 Claims
-
1. A display panel, comprising:
-
a substrate, having a display region and a peripheral region; at least one thin film transistor device, disposed in the display region; a patterned dielectric layer, comprising; an inter-layered dielectric (ILD) layer, disposed in the display region and over the thin film transistor device; and a sealant stage, disposed in the peripheral region and surrounding the display region; a patterned metal layer, comprising; at least one signal line, disposed on the ILD layer in the display region; and at least one first connecting line and at least one second connecting line, disposed in the peripheral region, the first connecting line being disposed in an inner side of the sealant stage facing the display region and electrically connected to the signal line, and the second connecting line being disposed in an outer side of the sealant stage opposite to the display region; at least one bridge line, disposed in the peripheral region, the bridge line being disposed at least under the sealant stage, wherein the first connecting line and the second connecting line are electrically connected to each other through the bridge line; an encapsulation substrate, disposed opposite to the substrate; and a sealant disposed on the sealant stage so that the sealant is not in direct physical contact with the bridge line, wherein the sealant is in direct physical contact with the sealant stage. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16)
-
-
17. A display panel, comprising:
-
a substrate, having a display region and a peripheral region; at least one thin film transistor device, disposed in the display region, wherein the thin film transistor device comprises two doped layers disposed on the substrate; a patterned dielectric layer, comprising; an inter-layered dielectric (ILD) layer, disposed in the display region and over the thin film transistor device; and a sealant stage, disposed in the peripheral region and surrounding the display region; a patterned metal layer, comprising; at least one signal line, disposed on the ILD layer in the display region; and at least one first connecting line and at least one second connecting line, disposed in the peripheral region, the first connecting line being disposed in an inner side of the sealant stage facing the display region and electrically connected to the signal line, and the second connecting line being disposed in an outer side of the sealant stage opposite to the display region; and at least one bridge line, disposed in the peripheral region, the bridge line being disposed at least under the sealant stage, wherein the first connecting line and the second connecting line are electrically connected to each other through the bridge line, and the bridge line and the doped layers are made of a same patterned doped layer.
-
-
18. A display panel, comprising:
-
a substrate, having a display region and a peripheral region; at least one thin film transistor device, disposed in the display region, wherein the thin film transistor device comprises a gate electrode and two first doped layers disposed on the substrate; a patterned dielectric layer, comprising; an inter-layered dielectric (ILD) layer, disposed in the display region and over the thin film transistor device; and a sealant stage, disposed in the peripheral region and surrounding the display region; a first patterned metal layer, comprising; at least one signal line, disposed on the ILD layer in the display region; and at least one first connecting line and at least one second connecting line, disposed in the peripheral region, the first connecting line being disposed in an inner side of the sealant stage facing the display region and electrically connected to the signal line, and the second connecting line being disposed in an outer side of the sealant stage opposite to the display region; and at least one bridge line, disposed in the peripheral region, the bridge line being disposed at least under the sealant stage, wherein the first connecting line and the second connecting line are electrically connected to each other through the bridge line, the bridge line is a composite-layered bridge line formed by stacking a second doped layer with a second patterned metal layer, and the second patterned metal layer and the gate electrode are formed by a same metal layer.
-
-
19. A display panel, comprising:
-
a substrate, having a display region and a peripheral region; at least one thin film transistor device, disposed in the display region; a patterned dielectric layer, comprising; an inter-layered dielectric (ILD) layer, disposed in the display region and over the thin film transistor device; and a sealant stage, disposed in the peripheral region and surrounding the display region; a patterned metal layer, comprising; at least one signal line, disposed on the ILD layer in the display region; and at least one first connecting line and at least one second connecting line, disposed in the peripheral region, the first connecting line being disposed in an inner side of the sealant stage facing the display region and electrically connected to the signal line, and the second connecting line being disposed in an outer side of the sealant stage opposite to the display region; at least one bridge line, disposed in the peripheral region, the bridge line being disposed at least under the sealant stage, wherein the first connecting line and the second connecting line are electrically connected to each other through the bridge line; an encapsulation substrate, disposed opposite to the substrate; and a sealant disposed between the sealant stage and the encapsulation substrate, wherein the sealant does not overlap the first connecting line and the second connecting line in a vertical projection direction.
-
Specification