Chip stack with electrically insulating walls
First Claim
Patent Images
1. A system for forming chip stacks, comprising:
- a chip stack element, comprising a substrate having two major surfaces, solder pads arrayed along a plane of one of the major surfaces with outer surfaces thereof disposed outwardly from a conductor and above insulators and walls formed of electrically insulating material disposed between adjacent ones of the solder pads; and
an adjacent chip stack element, comprising a substrate having two major surfaces and microbumps arrayed along a plane of one of the major surfaces with outer surfaces thereof disposed outwardly from a conductor and above insulators,the adjacent chip stack element being disposable relative to the chip stack element such that solder joint material of the microbumps aligns with the solder pads of the chip stack element,the adjacent chip stack element further comprising walls formed of electrically insulating material disposed between adjacent ones of the microbumps, top edge portions of the walls of the adjacent chip stack element being narrower than top edge portions of the walls of the chip stack element,the walls of the chip stack element extending from uppermost surfaces of the insulators and being displaced from each of the adjacent ones of the solder pads, andthe walls of the adjacent chip stack element extending from uppermost surfaces of the insulators and contacting each of the adjacent ones of the microbumps.
1 Assignment
0 Petitions
Accused Products
Abstract
A chip stack is provided and includes two or more chips, a solder joint operably disposed between adjacent ones of the two or more chips, the solder joint occupying about 25-30% or more of an area of the chip stack and insulating walls disposed on at least one of the two or more chips to separate the solder joint from an adjacent solder joint.
-
Citations
5 Claims
-
1. A system for forming chip stacks, comprising:
-
a chip stack element, comprising a substrate having two major surfaces, solder pads arrayed along a plane of one of the major surfaces with outer surfaces thereof disposed outwardly from a conductor and above insulators and walls formed of electrically insulating material disposed between adjacent ones of the solder pads; and an adjacent chip stack element, comprising a substrate having two major surfaces and microbumps arrayed along a plane of one of the major surfaces with outer surfaces thereof disposed outwardly from a conductor and above insulators, the adjacent chip stack element being disposable relative to the chip stack element such that solder joint material of the microbumps aligns with the solder pads of the chip stack element, the adjacent chip stack element further comprising walls formed of electrically insulating material disposed between adjacent ones of the microbumps, top edge portions of the walls of the adjacent chip stack element being narrower than top edge portions of the walls of the chip stack element, the walls of the chip stack element extending from uppermost surfaces of the insulators and being displaced from each of the adjacent ones of the solder pads, and the walls of the adjacent chip stack element extending from uppermost surfaces of the insulators and contacting each of the adjacent ones of the microbumps. - View Dependent Claims (2, 3, 4, 5)
-
Specification