×

Chip stack with electrically insulating walls

  • US 9,093,446 B2
  • Filed: 01/21/2013
  • Issued: 07/28/2015
  • Est. Priority Date: 01/21/2013
  • Status: Active Grant
First Claim
Patent Images

1. A system for forming chip stacks, comprising:

  • a chip stack element, comprising a substrate having two major surfaces, solder pads arrayed along a plane of one of the major surfaces with outer surfaces thereof disposed outwardly from a conductor and above insulators and walls formed of electrically insulating material disposed between adjacent ones of the solder pads; and

    an adjacent chip stack element, comprising a substrate having two major surfaces and microbumps arrayed along a plane of one of the major surfaces with outer surfaces thereof disposed outwardly from a conductor and above insulators,the adjacent chip stack element being disposable relative to the chip stack element such that solder joint material of the microbumps aligns with the solder pads of the chip stack element,the adjacent chip stack element further comprising walls formed of electrically insulating material disposed between adjacent ones of the microbumps, top edge portions of the walls of the adjacent chip stack element being narrower than top edge portions of the walls of the chip stack element,the walls of the chip stack element extending from uppermost surfaces of the insulators and being displaced from each of the adjacent ones of the solder pads, andthe walls of the adjacent chip stack element extending from uppermost surfaces of the insulators and contacting each of the adjacent ones of the microbumps.

View all claims
  • 1 Assignment
Timeline View
Assignment View
    ×
    ×