Oxide semiconductor device
First Claim
1. A semiconductor device comprising:
- a gate wiring layer, a source wiring layer, and a power supply line;
a first transistor;
a second transistor including a gate electrode, a source electrode, and a drain electrode;
a capacitor including a first electrode and a second electrode;
an insulating layer over the first transistor, the second transistor, and the capacitor; and
a pixel electrode layer over the insulating layer,wherein the first transistor comprises;
a gate electrode layer;
a gate insulating layer over the gate electrode layer;
an oxide semiconductor layer over the gate insulating layer, the oxide semiconductor layer comprising a channel formation region overlapping with the gate electrode layer with the gate insulating layer therebetween;
an oxide insulating layer over the oxide semiconductor layer, the oxide insulating layer including a first contact hole and a second contact hole, wherein the oxide insulating layer covers a periphery of the oxide semiconductor layer;
a source electrode layer over the oxide insulating layer, the source electrode layer electrically connected to the oxide semiconductor layer through the first contact hole of the oxide insulating layer;
a drain electrode layer over the oxide insulating layer, the drain electrode layer electrically connected to the oxide semiconductor layer through the second contact hole of the oxide insulating layer; and
wherein the source electrode layer of the first transistor overlaps with a first end of the oxide semiconductor layer with the oxide insulating layer interposed therebetween,wherein the drain electrode layer of the first transistor overlaps with a second end of the oxide semiconductor layer with the oxide insulating layer interposed therebetween,wherein the gate wiring layer includes the gate electrode layer of the first transistor,wherein the source wiring layer includes the source electrode layer of the first transistor,wherein the gate wiring layer intersects with the source wiring layer in a wiring intersection,wherein in the wiring intersection, the gate insulating layer and the oxide insulating layer are provided between the gate wiring layer and the source wiring layer,wherein the drain electrode layer of the first transistor is electrically connected to the first electrode of the capacitor,wherein the drain electrode layer of the first transistor is electrically connected to the gate electrode of the second transistor,wherein one of the source electrode and the drain electrode of the second transistor is electrically connected to the power supply line,wherein the other of the source electrode and the drain electrode of the second transistor is electrically connected to the pixel electrode layer, andwherein the oxide insulating layer comprises silicon.
1 Assignment
0 Petitions
Accused Products
Abstract
An object is to provide a semiconductor device having a structure with which parasitic capacitance between wirings can be sufficiently reduced. An oxide insulating layer serving as a channel protective layer is formed over part of an oxide semiconductor layer overlapping with a gate electrode layer. In the same step as formation of the oxide insulating layer, an oxide insulating layer covering a peripheral portion of the oxide semiconductor layer is formed. The oxide insulating layer which covers the peripheral portion of the oxide semiconductor layer is provided to increase the distance between the gate electrode layer and a wiring layer formed above or in the periphery of the gate electrode layer, whereby parasitic capacitance is reduced.
-
Citations
16 Claims
-
1. A semiconductor device comprising:
-
a gate wiring layer, a source wiring layer, and a power supply line; a first transistor; a second transistor including a gate electrode, a source electrode, and a drain electrode; a capacitor including a first electrode and a second electrode; an insulating layer over the first transistor, the second transistor, and the capacitor; and a pixel electrode layer over the insulating layer, wherein the first transistor comprises; a gate electrode layer; a gate insulating layer over the gate electrode layer; an oxide semiconductor layer over the gate insulating layer, the oxide semiconductor layer comprising a channel formation region overlapping with the gate electrode layer with the gate insulating layer therebetween; an oxide insulating layer over the oxide semiconductor layer, the oxide insulating layer including a first contact hole and a second contact hole, wherein the oxide insulating layer covers a periphery of the oxide semiconductor layer; a source electrode layer over the oxide insulating layer, the source electrode layer electrically connected to the oxide semiconductor layer through the first contact hole of the oxide insulating layer; a drain electrode layer over the oxide insulating layer, the drain electrode layer electrically connected to the oxide semiconductor layer through the second contact hole of the oxide insulating layer; and wherein the source electrode layer of the first transistor overlaps with a first end of the oxide semiconductor layer with the oxide insulating layer interposed therebetween, wherein the drain electrode layer of the first transistor overlaps with a second end of the oxide semiconductor layer with the oxide insulating layer interposed therebetween, wherein the gate wiring layer includes the gate electrode layer of the first transistor, wherein the source wiring layer includes the source electrode layer of the first transistor, wherein the gate wiring layer intersects with the source wiring layer in a wiring intersection, wherein in the wiring intersection, the gate insulating layer and the oxide insulating layer are provided between the gate wiring layer and the source wiring layer, wherein the drain electrode layer of the first transistor is electrically connected to the first electrode of the capacitor, wherein the drain electrode layer of the first transistor is electrically connected to the gate electrode of the second transistor, wherein one of the source electrode and the drain electrode of the second transistor is electrically connected to the power supply line, wherein the other of the source electrode and the drain electrode of the second transistor is electrically connected to the pixel electrode layer, and wherein the oxide insulating layer comprises silicon. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8)
-
-
9. A semiconductor device comprising:
-
a gate electrode layer over a substrate; a first electrode layer over the substrate; an first insulating layer over the gate electrode layer and the first electrode layer; an oxide semiconductor layer over the first insulating layer, the oxide semiconductor layer comprising a channel formation region overlapping with the gate electrode layer with the first insulating layer therebetween; an oxide insulating layer over the oxide semiconductor layer and the first insulating layer, the oxide insulating layer including a first contact hole and a second contact hole, wherein the oxide insulating layer covers a periphery of the oxide semiconductor layer; a first conductive layer over the oxide insulating layer, the first conductive layer electrically connected to the oxide semiconductor layer through the first contact hole of the oxide insulating layer; a second conductive layer over the oxide insulating layer, the second conductive layer electrically connected to the oxide semiconductor layer through the second contact hole of the oxide insulating layer; a second insulating layer over the first conductive layer and the second conductive layer; and a pixel electrode layer over the second insulating layer, the pixel electrode layer electrically connected to one of the first conductive layer and the second conductive layer, wherein the first conductive layer overlaps with a first end of the oxide semiconductor layer with the oxide insulating layer interposed therebetween, wherein the second conductive layer overlaps with a second end of the oxide semiconductor layer with the oxide insulating layer interposed therebetween, wherein the one of the first conductive layer and the second conductive layer overlaps with the first electrode layer with the oxide insulating layer and the first insulating layer therebetween, and wherein the oxide insulating layer comprises silicon. - View Dependent Claims (10, 11, 12, 13, 14, 15, 16)
-
Specification