On-chip comparison and response collection tools and techniques
First Claim
1. A method, comprising:
- by a computer;
receiving a file storing circuit design information for a circuit-under-test; and
generating circuit design information for a test circuit configured to test the circuit-under-test, the test circuit comprising;
a plurality of scan chain groups, each scan chain group comprising one or more scan chains and one or more corresponding scan chain group outputs;
a plurality of comparator circuits, each comparator circuit comprising a comparator input and a comparator output;
an encoder circuit comprising a plurality of encoder inputs and an encoder output, wherein the encoder inputs are coupled to respective comparator outputs; and
a plurality of compactors, each compactor comprising an XOR or XNOR tree configured to compact test response values output from the scan chain group outputs of a respective one of the scan chain groups, each compactor further comprising two or more compactor inputs coupled to the scan chain group outputs of the respective one of the scan chain groups and further comprising a compactor output coupled to the comparator input of a respective comparator, the encoder circuit being configured to detect more than two error values output from the compactor outputs.
1 Assignment
0 Petitions
Accused Products
Abstract
Disclosed herein are exemplary embodiments of a so-called “X-press” test response compactor. Certain embodiments of the disclosed compactor comprise an overdrive section and scan chain selection logic. Certain embodiments of the disclosed technology offer compaction ratios on the order of 1000×. Exemplary embodiments of the disclosed compactor can maintain about the same coverage and about the same diagnostic resolution as that of conventional scan-based test scenarios. Some embodiments of a scan chain selection scheme can significantly reduce or entirely eliminate unknown states occurring in test responses that enter the compactor. Also disclosed herein are embodiments of on-chip comparator circuits and methods for generating control circuitry for masking selection circuits.
-
Citations
10 Claims
-
1. A method, comprising:
by a computer; receiving a file storing circuit design information for a circuit-under-test; and generating circuit design information for a test circuit configured to test the circuit-under-test, the test circuit comprising; a plurality of scan chain groups, each scan chain group comprising one or more scan chains and one or more corresponding scan chain group outputs; a plurality of comparator circuits, each comparator circuit comprising a comparator input and a comparator output; an encoder circuit comprising a plurality of encoder inputs and an encoder output, wherein the encoder inputs are coupled to respective comparator outputs; and a plurality of compactors, each compactor comprising an XOR or XNOR tree configured to compact test response values output from the scan chain group outputs of a respective one of the scan chain groups, each compactor further comprising two or more compactor inputs coupled to the scan chain group outputs of the respective one of the scan chain groups and further comprising a compactor output coupled to the comparator input of a respective comparator, the encoder circuit being configured to detect more than two error values output from the compactor outputs. - View Dependent Claims (2, 3, 4, 5)
-
6. One or more computer-readable storage devices storing computer-executable instructions which when executed by a computer cause the computer to perform a method, the method comprising:
-
receiving a file storing circuit design information for a circuit-under-test; and generating circuit design information for a test circuit configured to test the circuit-under-test, wherein the test circuit defined by the generated circuit design information for the test circuit comprises; a plurality of scan chain groups, each scan chain group comprising one or more scan chains and one or more corresponding scan chain group outputs; a plurality of comparator circuits, each comparator circuit comprising a comparator input and a comparator output; an encoder circuit comprising a plurality of encoder inputs and an encoder output, wherein the encoder inputs are coupled to respective comparator outputs; and a plurality of compactors, each compactor comprising an XOR or XNOR tree configured to compact test response values output from the scan chain group outputs of a respective one of the scan chain groups, each compactor further comprising two or more compactor inputs coupled to the scan chain group outputs of the respective one of the scan chain groups and further comprising a compactor output coupled to the comparator input of a respective comparator, the encoder circuit being configured to detect more than two error values output from the compactor outputs. - View Dependent Claims (7, 8, 9, 10)
-
Specification