×

3D semiconductor device having two layers of transistors

  • US 9,613,844 B2
  • Filed: 08/07/2015
  • Issued: 04/04/2017
  • Est. Priority Date: 11/18/2010
  • Status: Active Grant
First Claim
Patent Images

1. A 3D semiconductor device, comprising:

  • a first layer comprising first transistors;

    a first interconnection layer interconnecting at least said first transistors; and

    a second layer comprising second transistors,wherein said second layer thickness is less than 2 microns and greater than 5 nm,wherein said second layer is overlying said first layer,wherein said second layer comprises dice lines formed by an etch step, said dice lines form regions comprising portions of said second transistors, andwherein said first transistors each have a gate that is positioned below a first gate dielectric and said second transistors each have a gate that is positioned above a second gate dielectric,wherein at least two of said second transistors have a common shared diffusion, andwherein said first interconnection layer comprises copper or aluminum.

View all claims
  • 1 Assignment
Timeline View
Assignment View
    ×
    ×