×

Semiconductor device comprising a gate electrode connected to a source terminal

  • US 9,620,637 B2
  • Filed: 05/24/2013
  • Issued: 04/11/2017
  • Est. Priority Date: 05/24/2013
  • Status: Active Grant
First Claim
Patent Images

1. An integrated circuit comprising a first semiconductor device formed in a semiconductor substrate, the semiconductor device comprising:

  • a source region, a drain region, a gate electrode, and a body region disposed between the source region and the drain region,the source region and the drain region being doped with dopants of a first conductivity type, the body region being doped with dopants of a second conductivity type,the source region being disposed adjacent to a first main surface of the semiconductor substrate, the drain region being disposed adjacent to a second main surface of the semiconductor substrate, and the body region extending in a direction intersecting the first main surface,the gate electrode being disposed in trenches extending into the semiconductor substrate at the first main surface, the trenches being arranged along a first direction parallel to the first main surface,the gate electrode being configured to control a conductivity of a conductive channel formed in the body region,the body region being disposed between adjacent trenches,the source region and the gate electrode being electrically connected to a source terminal, anda second semiconductor device formed in the semiconductor substrate, the second semiconductor device comprising;

    a second source region, a second drain region, a second gate electrode, and a second body region disposed between the second source region and the second drain region,the second source region and the second drain region being doped with dopants of a first conductivity type,the second body region being doped with dopants of a second conductivity type,the second source region being disposed adjacent to the first main surface of the semiconductor substrate, the second drain region being disposed adjacent to the second main surface of the semiconductor substrate, and the second body region extending in a direction intersecting the first main surface,the second gate electrode being disposed in second trenches arranged in the first main surface,the second source region and the second gate electrode being coupled to the source terminal,the second semiconductor device being shifted with respect to the first semiconductor device along a second direction perpendicular to the first direction, anda doped portion of the second conductivity type being arranged between the first semiconductor device and the second semiconductor device.

View all claims
  • 1 Assignment
Timeline View
Assignment View
    ×
    ×