×

Reduced sleep current in power converters

  • US 9,647,545 B2
  • Filed: 10/20/2014
  • Issued: 05/09/2017
  • Est. Priority Date: 10/20/2014
  • Status: Active Grant
First Claim
Patent Images

1. A method in a power supply circuit comprising:

  • operating the power supply circuit to convert an input voltage at a first voltage level to an output voltage at a second voltage level;

    (i) activating a sleep cycle in the power supply circuit by disabling operation of the power supply circuit for a duration of time, wherein activating the sleep cycle includes incrementing a sleep counter;

    (ii) at expiration of the duration of time, restoring the output voltage to the second voltage level by enabling operation of the power supply circuit, but only when a difference between the output voltage and a reference voltage exceeds a predetermined voltage level, wherein restoring the output voltage to the second voltage level includes resetting the sleep counter to an initial value;

    (iii) selectively altering, in response to restoring the output voltage to the second voltage level, the duration of time during which the power supply circuit is disabled by increasing or decreasing the duration of time based on a value of the sleep counter before it is reset to the initial value, wherein the duration of time is increased when the value of the sleep counter before it is reset to the initial value is greater than a reference count value and the duration of time is decreased when the value of the sleep counter before it is reset to the initial value is less than the reference count value; and

    repeating (i) through (iii).

View all claims
  • 1 Assignment
Timeline View
Assignment View
    ×
    ×