Reduced sleep current in power converters
First Claim
Patent Images
1. A method in a power supply circuit comprising:
- operating the power supply circuit to convert an input voltage at a first voltage level to an output voltage at a second voltage level;
(i) activating a sleep cycle in the power supply circuit by disabling operation of the power supply circuit for a duration of time, wherein activating the sleep cycle includes incrementing a sleep counter;
(ii) at expiration of the duration of time, restoring the output voltage to the second voltage level by enabling operation of the power supply circuit, but only when a difference between the output voltage and a reference voltage exceeds a predetermined voltage level, wherein restoring the output voltage to the second voltage level includes resetting the sleep counter to an initial value;
(iii) selectively altering, in response to restoring the output voltage to the second voltage level, the duration of time during which the power supply circuit is disabled by increasing or decreasing the duration of time based on a value of the sleep counter before it is reset to the initial value, wherein the duration of time is increased when the value of the sleep counter before it is reset to the initial value is greater than a reference count value and the duration of time is decreased when the value of the sleep counter before it is reset to the initial value is less than the reference count value; and
repeating (i) through (iii).
1 Assignment
0 Petitions
Accused Products
Abstract
A low standby power DC-DC converter can be powered down during standby mode. The DC-DC converter can be periodically awakened between sleep cycles to check if the output voltage needs to be recharged (refreshed). The duration of the sleep cycles can be varied to accommodate for changing load conditions that would affect the output voltage.
-
Citations
20 Claims
-
1. A method in a power supply circuit comprising:
-
operating the power supply circuit to convert an input voltage at a first voltage level to an output voltage at a second voltage level; (i) activating a sleep cycle in the power supply circuit by disabling operation of the power supply circuit for a duration of time, wherein activating the sleep cycle includes incrementing a sleep counter; (ii) at expiration of the duration of time, restoring the output voltage to the second voltage level by enabling operation of the power supply circuit, but only when a difference between the output voltage and a reference voltage exceeds a predetermined voltage level, wherein restoring the output voltage to the second voltage level includes resetting the sleep counter to an initial value; (iii) selectively altering, in response to restoring the output voltage to the second voltage level, the duration of time during which the power supply circuit is disabled by increasing or decreasing the duration of time based on a value of the sleep counter before it is reset to the initial value, wherein the duration of time is increased when the value of the sleep counter before it is reset to the initial value is greater than a reference count value and the duration of time is decreased when the value of the sleep counter before it is reset to the initial value is less than the reference count value; and repeating (i) through (iii). - View Dependent Claims (2, 3, 4, 5)
-
-
6. A power supply circuit, the circuit comprising:
-
a power converter section having an input terminal for a connection to a source of an input voltage and an output terminal to output an output voltage at a controlled voltage level; and a control section to control operation of the power converter section, the control section operative to; activate a plurality of sleep cycles in the power converter section, wherein during each sleep cycle operation of the power converter section is disabled, wherein activation of each of the sleep cycles includes incrementing a sleep counter; enable operation of the power converter section between sleep cycles to selectively restore the output voltage to the controlled voltage level in response to an outcome of a comparison of the output voltage to a reference voltage, wherein restoring the output voltage to the controlled voltage level comprises clearing the sleep counter; and change, in response to restoring the output voltage to the controlled voltage level, a duration of the sleep cycles depending on a value of the sleep counter before the sleep counter is reset, wherein the duration of the sleep cycles is increased when the value of the sleep counter before it is reset is greater than a first predetermined value and the duration of the sleep cycles is decreased when the value of the sleep counter before it is reset is less than a second predetermined value. - View Dependent Claims (7, 8, 9, 14, 15, 16, 17, 18, 19, 20)
-
-
10. A power converter circuit, the circuit comprising:
-
a switching circuit; a compensation circuit; and a controller operative to; enable operation of the switching circuit to generate an output voltage at an output terminal; enable operation of the compensation circuit to control the switching circuit to maintain the output voltage at a controlled voltage level; (i) activate a sleep cycle in the power converter circuit by disabling operation of at least the switching circuit for a duration of time, wherein activating the sleep cycle includes incrementing a sleep counter; (ii) selectively enable operation of the switching circuit, at an end of the sleep cycle, when the output voltage falls below the controlled voltage level in order to restore the output voltage to the controlled voltage level, wherein restoring the output voltage to the controlled voltage level includes resetting the sleep counter to an initial value; (iii) selectively change, in response to restoring the output voltage to the controller voltage level, the duration of time based on the a value of the sleep counter before it is reset to the initial value, wherein the duration of time is increased when the value of the sleep counter before it is reset to the initial value is greater than a reference count value and the duration of time is decreased when the value of the sleep counter before it is reset to the initial value is less than the reference count value; and repeat (i) through (iii). - View Dependent Claims (11, 12, 13)
-
Specification