Selectable separate scan paths with hold state multiplexer and adapter
First Claim
Patent Images
1. An integrated circuit comprising:
- (a) logic circuitry including a primary input path, a primary output path, stimulus bus leads, and response bus leads;
(b) scan path circuitry including;
(i) a scan input lead;
(ii) a scan output lead;
(iii) a control leads that include a scan enable lead, and a scan clock lead;
(iv) scan cells, each scan cell including;
(A) first multiplexer circuitry having a response input connected with one response bus lead, a scan in input, a scan enable input and an output;
(B) hold state multiplexer circuitry having an input coupled with the output of the first multiplexer circuitry, a stimulus input, a control input, and an output; and
(C) flip-flop circuitry having an input connected with the output of the hold state multiplexer circuitry, a scan clock input, and an output connected with one stimulus bus lead, the stimulus input of the hold state multiplexer circuitry, and a scan out lead;
(D) the scan cells being serially connected with the scan out lead of one scan cell being connected with the scan in input of the multiplexer circuitry of another scan cell; and
(E) the scan cells being organized into selectable separate scan paths with the scan in input of the first scan cell of each selectable separate scan path being connected with the scan input lead; and
(v) output buffers, one for each selectable separate scan path, each output buffer having an input connected with the scan out lead of the last scan cell of that selectable separate scan path, a control input, and an output connected with the scan output lead;
(c) adaptor circuitry having control input leads connected with the control leads and a separate set of control output leads connected with each selectable separate scan path and the output buffer connected with that selectable separate scan path, each separate set of control output leads including a scan enable lead, a scan clock lead, and a buffer enable lead;
(d) test data generator circuitry connected to the scan input lead; and
(e) test data compactor circuitry connected to the scan output lead.
0 Assignments
0 Petitions
Accused Products
Abstract
A Scan-BIST architecture is adapted into a low power Scan-BIST architecture. A generator 102, compactor 106, and controller 110 remain the same as in the known art. The changes between the known art Scan-BIST architecture and the low power Scan-BIST architecture involve modification of the known scan path into scan path 502, to insert scan paths A 506, B 508 and C 510, and the insertion of an adaptor circuit 504 in the control path 114 between controller 110 and scan path 502.
-
Citations
5 Claims
-
1. An integrated circuit comprising:
-
(a) logic circuitry including a primary input path, a primary output path, stimulus bus leads, and response bus leads; (b) scan path circuitry including; (i) a scan input lead; (ii) a scan output lead; (iii) a control leads that include a scan enable lead, and a scan clock lead; (iv) scan cells, each scan cell including; (A) first multiplexer circuitry having a response input connected with one response bus lead, a scan in input, a scan enable input and an output; (B) hold state multiplexer circuitry having an input coupled with the output of the first multiplexer circuitry, a stimulus input, a control input, and an output; and (C) flip-flop circuitry having an input connected with the output of the hold state multiplexer circuitry, a scan clock input, and an output connected with one stimulus bus lead, the stimulus input of the hold state multiplexer circuitry, and a scan out lead; (D) the scan cells being serially connected with the scan out lead of one scan cell being connected with the scan in input of the multiplexer circuitry of another scan cell; and (E) the scan cells being organized into selectable separate scan paths with the scan in input of the first scan cell of each selectable separate scan path being connected with the scan input lead; and (v) output buffers, one for each selectable separate scan path, each output buffer having an input connected with the scan out lead of the last scan cell of that selectable separate scan path, a control input, and an output connected with the scan output lead; (c) adaptor circuitry having control input leads connected with the control leads and a separate set of control output leads connected with each selectable separate scan path and the output buffer connected with that selectable separate scan path, each separate set of control output leads including a scan enable lead, a scan clock lead, and a buffer enable lead; (d) test data generator circuitry connected to the scan input lead; and (e) test data compactor circuitry connected to the scan output lead. - View Dependent Claims (2, 3, 4, 5)
-
Specification