CMOS ultrasonic transducers and related apparatus and methods
First Claim
Patent Images
1. A method, comprising:
- forming a cavity in a first wafer above a complementary metal oxide semiconductor (CMOS) circuit in the first wafer by etching the cavity to an etch stop, the first wafer including a metal electrode structure disposed within an insulating layer of the first wafer, wherein forming the cavity comprises etching an upper surface down to at least a level of the insulating layer of the first wafer in which the electrode structure is disposed;
directly bonding the first wafer and a second wafer to seal the cavity of the first wafer with the second wafer to form a sealed cavity, the second wafer including one or more of a silicon-on-insulator (SOI) wafer or a bulk silicon wafer having a degeneratively doped layer; and
forming an ultrasonic transducer membrane from the second wafer;
wherein the etch stop comprises the metal electrode structure.
2 Assignments
0 Petitions
Accused Products
Abstract
CMOS Ultrasonic Transducers and processes for making such devices are described. The processes may include forming cavities on a first wafer and bonding the first wafer to a second wafer. The second wafer may be processed to form a membrane for the cavities. Electrical access to the cavities may be provided.
150 Citations
7 Claims
-
1. A method, comprising:
-
forming a cavity in a first wafer above a complementary metal oxide semiconductor (CMOS) circuit in the first wafer by etching the cavity to an etch stop, the first wafer including a metal electrode structure disposed within an insulating layer of the first wafer, wherein forming the cavity comprises etching an upper surface down to at least a level of the insulating layer of the first wafer in which the electrode structure is disposed; directly bonding the first wafer and a second wafer to seal the cavity of the first wafer with the second wafer to form a sealed cavity, the second wafer including one or more of a silicon-on-insulator (SOI) wafer or a bulk silicon wafer having a degeneratively doped layer; and forming an ultrasonic transducer membrane from the second wafer; wherein the etch stop comprises the metal electrode structure. - View Dependent Claims (2)
-
-
3. A method, comprising:
-
forming a cavity in a first wafer above a complementary metal oxide semiconductor (CMOS) circuit in the first wafer by etching the cavity to an etch stop, the first wafer including a metal electrode structure disposed within an insulating layer of the first wafer, wherein forming the cavity comprises etching an upper surface down to at least a level of the insulating layer of the first wafer in which the electrode structure is disposed; forming a conductive layer on the insulating layer of the first wafer, wherein forming the cavity comprises etching the conductive layer to the insulating layer such that insulating layer serves as the etch stop; directly bonding the first wafer and a second wafer to seal the cavity of the first wafer with the second wafer to form a sealed cavity, the second wafer including one or more of a silicon-on-insulator (SOI) wafer or a bulk silicon wafer having a degeneratively doped layer; and forming an ultrasonic transducer membrane from the second wafer. - View Dependent Claims (4, 5, 6, 7)
-
Specification