×

Techniques for instruction group formation for decode-time instruction optimization based on feedback

  • US 9,733,940 B2
  • Filed: 11/17/2014
  • Issued: 08/15/2017
  • Est. Priority Date: 11/17/2014
  • Status: Active Grant
First Claim
Patent Images

1. A processor, comprising:

  • a processor core; and

    a memory coupled to the processor core, wherein the processor core is configured to;

    determine whether a first property of a first instruction and a second property of a second instruction in an instruction stream are compatible, wherein the first instruction is a last instruction before a cache boundary and the second instruction is an initial instruction after the cache boundary;

    group the first instruction and the second instruction in a same decode-time instruction optimization group in response to the first and second properties being compatible and a feedback value generated by a feedback function indicating the same decode-time instruction optimization group has been historically beneficial with respect to a benefit metric of the processor; and

    group the first and second instructions in different decode-time instruction optimization groups in response to the first and second properties being compatible and the feedback value indicating the grouping of the first and second instructions in the same decode-time instruction optimization group has not been historically beneficial.

View all claims
  • 1 Assignment
Timeline View
Assignment View
    ×
    ×