Please download the dossier by clicking on the dossier button x
×

Ultra low phase noise frequency synthesizer

  • US 9,762,251 B2
  • Filed: 12/15/2016
  • Issued: 09/12/2017
  • Est. Priority Date: 06/18/2015
  • Status: Active Grant
First Claim
Patent Images

1. A system, comprising:

  • at least one ultra-low phase noise frequency synthesizer, wherein the at least one ultra-low phase noise frequency synthesizer comprises;

    (i) at least one clocking device configured to generate at least one clock signal of at least one clock frequency;

    (ii) at least one sampling Phase Locked Loop (PLL), wherein the at least one sampling PLL comprises;

    (a) at least one sampling phase detector configured to receive the at least one clock signal and a single reference frequency to generate at least one first analog control voltage; and

    (b) at least one reference Voltage Controlled Oscillator (VCO) configured to receive the at least one first analog control voltage or at least one second analog control voltage to generate the single reference frequency, wherein at least one digital control voltage controls which of the at least one first analog control voltage or the at least one second analog control voltage is received by the at least one reference VCO;

    (iii) at least one main Phase Locked Loop (PLL), wherein the at least one main PLL comprises;

    (a) at least one Fractional-N synthesizer, wherein the at least one Fractional-N synthesizer comprises;

    (1) at least one high frequency Digital Phase/Frequency detector configured to receive and compare the at least one clock frequency and at least one feedback frequency to generate the at least one second analog control voltage and at least one digital control voltage; and

    (2) at least one variable frequency divider configured to divide at least one intermediate signal by a predetermined factor N to generate at least one feedback signal of the at least one feedback frequency;

    (b) at least one main VCO configured to receive at least one third analog control voltage and generate at least one output signal of at least one output frequency; and

    (c) at least one down convert mixer configured to mix the at least one output frequency and the single reference frequency to generate the at least one intermediate signal of at least one intermediate frequency.

View all claims
  • 2 Assignments
Timeline View
Assignment View
    ×
    ×