Timing channel circuitry for creating pulses in an implantable stimulator device
First Claim
1. An implantable stimulator device, comprising:
- a memory configured to store pulse parameters for a periodic pulse, wherein each pulse comprises a plurality of sequential pulse phases each with a duration;
stimulation circuitry configured to sequentially form the pulse phases at electrodes for stimulating a patient'"'"'s tissue, wherein the memory is addressable via an address bus to sequentially provide via a data bus the pulse parameters to the stimulation circuitry,wherein the pulse parameters for at least one of the pulse phases is stored in a plurality of addresses in the memory, andwherein the pulse parameters comprise amplitude data, active electrode data, and electrode polarity data for at least some of the plurality of pulse phases.
0 Assignments
0 Petitions
Accused Products
Abstract
Timing channel circuitry for controlling stimulation circuitry in an implantable stimulator is disclosed. The timing channel circuitry comprises a addressable memory. Data for the various phases of a desired pulse are stored in the memory using different numbers of words, including a command indicative of the number of words in the phase, a next address for the next phase stored in the memory, and a pulse width or duration of the current phase, control data for the stimulation circuitry, pulse amplitude, and electrode data. The command data is used to address through the words in the current phase via the address bus, which words are sent to a control register for the stimulation circuitry. After the duration of the pulse width for the current phase has passed, the stored next address is used to access the data for the next phase stored in the memory.
20 Citations
19 Claims
-
1. An implantable stimulator device, comprising:
-
a memory configured to store pulse parameters for a periodic pulse, wherein each pulse comprises a plurality of sequential pulse phases each with a duration; stimulation circuitry configured to sequentially form the pulse phases at electrodes for stimulating a patient'"'"'s tissue, wherein the memory is addressable via an address bus to sequentially provide via a data bus the pulse parameters to the stimulation circuitry, wherein the pulse parameters for at least one of the pulse phases is stored in a plurality of addresses in the memory, and wherein the pulse parameters comprise amplitude data, active electrode data, and electrode polarity data for at least some of the plurality of pulse phases. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8, 9, 10)
-
-
11. An implantable stimulator device, comprising:
-
a memory configured to store pulse parameters for a periodic pulse, wherein each pulse comprises a plurality of sequential pulse phases each with a duration; and stimulation circuitry configured to sequentially form the pulse phases at electrodes for stimulating a patient'"'"'s tissue, wherein the memory is addressable via an address bus to sequentially provide via a data bus the pulse parameters to the stimulation circuitry, wherein the pulse parameters for at least one of the pulse phases is stored in a plurality of addresses in the memory, wherein a first address in the memory for the pulse parameters for each of the plurality of pulse phases comprises a pre-defined data structure. - View Dependent Claims (12, 13, 14, 15)
-
-
16. An implantable stimulator device, comprising:
-
a memory configured to store pulse parameters for a periodic pulse, wherein each pulse comprises a plurality of sequential pulse phases each with a duration; and stimulation circuitry configured to sequentially form the pulse phases at electrodes for stimulating a patient'"'"'s tissue, wherein the memory is addressable via an address bus to sequentially provide via a data bus the pulse parameters to the stimulation circuitry, wherein the pulse parameters for at least one of the pulse phases is stored in a plurality of addresses in the memory, wherein the plurality of pulse phases comprise an active phase that actively provides current at the electrodes, a recovery phase for collecting stored charge but which does not actively provide current at the electrodes, and a quite phase that does not actively provide current at the electrodes, wherein the active phase, the recovery phase, and the quite phase are stored in different numbers of addresses in the memory. - View Dependent Claims (17, 18, 19)
-
Specification