PROCESSOR-CACHE SYSTEM AND METHOD
First Claim
1. A digital system, comprising:
- an execution unit coupled to a data memory containing data to be used in operations of the execution unit;
a level-zero (L0) memory coupled between the execution unit and the data memory and configured to receive a part of the data in the data memory; and
an address generation unit configured to generate address information for addressing the L0 memory,wherein the L0 memory provides at least two operands of a single instruction from the part of the data to the execution unit directly, without loading the at least two operands into one or more registers, using the address information from the address generation unit.
1 Assignment
0 Petitions
Accused Products
Abstract
A digital system is provided. The digital system includes an execution unit, a level-zero (L0) memory, and an address generation unit. The execution unit is coupled to a data memory containing data to be used in operations of the execution unit. The L0 memory is coupled between the execution unit and the data memory and configured to receive a part of the data in the data memory. The address generation unit is configured to generate address information for addressing the L0 memory. Further, the L0 memory provides at least two operands of a single instruction from the part of the data to the execution unit directly, without loading the at least two operands into one or more registers, using the address information from the address generation unit.
11 Citations
21 Claims
-
1. A digital system, comprising:
-
an execution unit coupled to a data memory containing data to be used in operations of the execution unit; a level-zero (L0) memory coupled between the execution unit and the data memory and configured to receive a part of the data in the data memory; and an address generation unit configured to generate address information for addressing the L0 memory, wherein the L0 memory provides at least two operands of a single instruction from the part of the data to the execution unit directly, without loading the at least two operands into one or more registers, using the address information from the address generation unit. - View Dependent Claims (2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13)
-
-
14. A method for performing a pipelined operation for a processor including an execution unit coupled with a level-zero (L0) memory which contains a first memory and a second memory, the method comprising:
-
providing an instruction read pipeline stage to read an instruction from an instruction memory; providing an instruction decoding pipeline stage to decode the instruction from the instruction memory and to obtain address information of one or more operands; providing a data read pipeline stage to obtain the one or more operands from the L0 memory directly, without loading the one or more operands into one or more registers, using the obtained address information; providing an execution pipeline stage to execute the instruction using the one or more operands and to generate an execution result; and providing a data write-back pipeline stage to store the execution result into the L0 memory directly, without storing the execution result in a register. - View Dependent Claims (15, 16, 17, 18, 19, 20, 21)
-
Specification